ADF4360-7BCPZRL7 Analog Devices Inc, ADF4360-7BCPZRL7 Datasheet - Page 17

IC,FREQUENCY SYNTHESIZER,BICMOS,LLCC,24PIN,PLASTIC

ADF4360-7BCPZRL7

Manufacturer Part Number
ADF4360-7BCPZRL7
Description
IC,FREQUENCY SYNTHESIZER,BICMOS,LLCC,24PIN,PLASTIC
Manufacturer
Analog Devices Inc
Type
Fanout Distribution, Integer N Synthesizer (RF)r
Datasheet

Specifications of ADF4360-7BCPZRL7

Pll
Yes
Input
CMOS
Output
Clock
Number Of Circuits
1
Ratio - Input:output
1:2
Differential - Input:output
No/No
Frequency - Max
1.8GHz
Divider/multiplier
Yes/No
Voltage - Supply
3 V ~ 3.6 V
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
24-LFCSP
Frequency-max
1.8GHz
Number Of Elements
1
Pll Input Freq (min)
10MHz
Pll Input Freq (max)
250MHz
Operating Supply Voltage (typ)
3.3V
Operating Temp Range
-40C to 85C
Package Type
LFCSP EP
Output Frequency Range
350 to 1800MHz
Operating Supply Voltage (min)
3V
Operating Supply Voltage (max)
3.6V
Operating Temperature Classification
Industrial
Pin Count
24
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
EVAL-ADF4360-7EBZ1 - BOARD EVALUATION FOR ADF4360-7
Lead Free Status / Rohs Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ADF4360-7BCPZRL7
Manufacturer:
AD
Quantity:
3 100
Part Number:
ADF4360-7BCPZRL7
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
ADF4360-7BCPZRL7
Quantity:
1 500
POWER-UP
Power-Up Sequence
The correct programming sequence for the ADF4360-7 after
power-up is:
1. R counter latch
2. Control latch
3. N counter latch
Initial Power-Up
Initial power-up refers to programming the part after the
application of voltage to the AV
initial power-up, an interval is required between programming
the control latch and programming the N counter latch. This
interval is necessary to allow the transient behavior of the
ADF4360-7 during initial power-up to settle.
Table 10. C
C
10 µF
440 nF
N
Value
N
Recommended Interval Between
Control Latch and N Counter Latch
≥10 ms
≥ 600 µs
Capacitance vs. Interval and Phase Noise
POWER-UP
CLOCK
DATA
LE
DD
, DV
DD
LATCH DATA
R COUNTER
, V
VCO
and CE pins. On
Open-Loop Phase Noise @ 10 kHz
Offset (L1 and L2 = 1.0 nH)
−90 dBc
−88 dBc
Figure 22. ADF4360-7 Power-Up Timing
LATCH DATA
Rev. A | Page 17 of 28
CONTROL
During initial power-up, a write to the control latch powers up
the part, and the bias currents of the VCO begin to settle. If
these currents have not settled to within 10% of their steady-
state value, and if the N counter latch is then programmed, the
VCO may not oscillate at the desired frequency, which does not
allow the band select logic to choose the correct frequency
band, and the ADF4360-7 may not achieve lock. If the recom-
mended interval is inserted, and the N counter latch is pro-
grammed, the band select logic can choose the correct fre-
quency band, and the part locks to the correct frequency.
The duration of this interval is affected by the value of the
capacitor on the C
reduce the close-in noise of the ADF4360-7 VCO. The
recommended value of this capacitor is 10 µF. Using this value
requires an interval of ≥10 ms between the latching in of the
control latch bits and latching in of the N counter latch bits. If a
shorter delay is required, the capacitor can be reduced. A slight
phase noise penalty is incurred by this change, which is further
explained in the Table 10.
CONTROL LATCH WRITE TO
N COUNTER LATCH WRITE
REQUIRED INTERVAL
Open-Loop Phase Noise @ 10 kHz
Offset (L1 and L2 = 13.0 nH)
−99 dBc
−97 dBc
N
pin (Pin 14). This capacitor is used to
LATCH DATA
N COUNTER
ADF4360-7

Related parts for ADF4360-7BCPZRL7