CY28447LFXC Silicon Laboratories Inc, CY28447LFXC Datasheet - Page 3

no-image

CY28447LFXC

Manufacturer Part Number
CY28447LFXC
Description
Clock Generators & Support Products Calistoga System Clk Extra SRC Output
Manufacturer
Silicon Laboratories Inc
Datasheet

Specifications of CY28447LFXC

Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CY28447LFXC
Manufacturer:
CY
Quantity:
82
Part Number:
CY28447LFXC
Manufacturer:
CYPREE
Quantity:
20 000
Company:
Part Number:
CY28447LFXC
Quantity:
170
Rev 1.0, November 20, 2006
Pin Description
Frequency Select Pins (FSA, FSB, and FSC)
Host clock frequency selection is achieved by applying the
appropriate logic levels to FSA, FSB, FSC inputs prior to
VTT_PWRGD# assertion (as seen by the clock synthesizer).
Upon VTT_PWRGD# being sampled LOW by the clock chip
(indicating processor VTT voltage is stable), the clock chip
samples the FSA, FSB, and FSC input values. For all logic
levels of FSA, FSB, and FSC, VTT_PWRGD# employs a
one-shot functionality in that once a valid LOW on
VTT_PWRGD# has been sampled, all further VTT_PWRGD#,
FSA, FSB, and FSC transitions will be ignored, except in test
mode.
Serial Data Interface
To enhance the flexibility and function of the clock synthesizer,
a two-signal serial interface is provided. Through the Serial
Data Interface, various device functions, such as individual
clock output buffers, can be individually enabled or disabled.
The registers associated with the Serial Data Interface
Table 1. Frequency Select Table FSA, FSB, and FSC
.
Table 2. Command Code Definition
39
40
41
42
43, 44
45
47, 48
Note:
1. 27-MHz and 96-MHz can not be output at the same time.
FSC
1
0
0
0
Pin No.
(6:0)
Bit
7
FSB
0
0
1
1
0 = Block read or block write operation, 1 = Byte read or byte write operation
Byte offset for byte read or byte write operation. For block read or block write operations, these bits should be
'0000000'
VTT_PWRGD#/PD
VDD_48
48M/FSA
VSS_48
DOT96T/ 27M_NSS
DOT96C/ 27M_SS
FSB/TEST_MODE
SRC[T/C]0/
LCD100M[T/C]
FSA
1
1
1
0
(continued)
Name
100 MHz
133 MHz
166 MHz
200 MHz
CPU
O, DIF Fixed 96-MHz clock output or 27 Mhz Spread and Non-spread output
O,DIF 100 MHz differential serial reference clock output / Differential 96/100-MHz
I, PD
PWR 3.3V power supply for outputs.
GND
Type
100 MHz
100 MHz
100 MHz
100 MHz
I/O
I
SRC
3.3V LVTTL input. This pin is a level sensitive strobe used to latch the FSA, FSB,
FSC, FCTSEL1, and ITP_SEL. After VTT_PWRGD# (active LOW) assertion, this
pin becomes a real-time input for asserting power down (active HIGH).
Fixed 48-MHz clock output / 3.3V-tolerant input for CPU frequency selection
Refer to DC Electrical Specifications table for Vil_FS and Vih_FS specifications.
Ground for outputs.
Selected via FCTSEL1 at VTTPWRGD# assertion.
3.3V-tolerant input for CPU frequency selection. Selects Ref/N or Tri-state
when in test mode
0 = Tri-state, 1 = Ref/N
Refer to DC Electrical Specifications table for Vil_FS and Vih_FS specifications.
SS clock for flat-panel display
Selected via FCTSEL1 at VTTPWRGD# assertion.
PCIF/PCI
[1]
33 MHz
33 MHz
33 MHz
33 MHz
Description
initialize to their default setting upon power-up, and therefore
use of this interface is optional. Clock device register changes
are normally made upon system initialization, if any are
required. The interface cannot be used during system
operation for power management functions.
Data Protocol
The clock driver serial protocol accepts byte write, byte read,
block write, and block read operations from the controller. For
block write/read operation, the bytes must be accessed in
sequential order from lowest to highest byte (most significant
bit first) with the ability to stop after any complete byte has
been transferred. For byte write and byte read operations, the
system controller can access individually indexed bytes. The
offset of the indexed byte is encoded in the command code,
as described in Table 2.
The block write and block read protocol is outlined in Table 3
while Table 4 outlines the corresponding byte write and byte
read protocol. The slave receiver address is 11010010 (D2h)
27 MHz
27 MHz
27 MHz
27 MHz
27MHz
Description
14.318 MHz
14.318 MHz
14.318 MHz
14.318 MHz
REF0
96 MHz
96 MHz
96 MHz
96 MHz
DOT96
CY28447
Page 3 of 21
48 MHz
48 MHz
48 MHz
48 MHz
USB

Related parts for CY28447LFXC