COM20022I3V-HD SMSC, COM20022I3V-HD Datasheet - Page 21

no-image

COM20022I3V-HD

Manufacturer Part Number
COM20022I3V-HD
Description
Network Controller & Processor ICs ARCNET Contrllr
Manufacturer
SMSC
Datasheet

Specifications of COM20022I3V-HD

Data Rate
10 Mbps
Supply Voltage (max)
3.465 V
Supply Voltage (min)
3.135 V
Maximum Operating Temperature
+ 85 C
Minimum Operating Temperature
- 40 C
Mounting Style
SMD/SMT
Package / Case
TQFP-48
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
10 Mbps ARCNET (ANSI 878.1) Controller with 2Kx8 On-Board RAM
Datasheet
SMSC COM20022I 3V
As an example of gating by cycle, in an ISA bus system, the Refresh period is 15μS. Continuous transfer
by DMA must be less than 15μS to prevent blocking by the Refresh cycle. A DMA cycle of consecutive
DMA cycles is approximately 1uS. The DMA overhead time is approximately 2.5μS. The Refresh
execution time is 500nS. This computes to 15μS - 2.5μS - 500nS = 12μS or 12 cycles. Therefore the
DREQ pin must be negated every 12 cycles. Figure 5.4 illustrates the rough timing of the Programmable-
Burst mode DMA transfer.
DMAEN bit
T
SLOW-ARB bit. T
of the clock multiplier). It depends on the CKUP1 and CKUP0 bits.
DREQ
ARB
nWR
Figure 5.3 - DREQ Pin First Assertion Timing for all DMA Modes
is the ARBITRATION Clock Period. It depends on the T
T
T
ARB
ARB
OPR
Writing Address
Pointer Low
= T
= 2 T
DATASHEET
is the period of operation clock frequency (output
OPR
OPR
minimum 4T
@ SLOW-ARB = 0
@ SLOW-ARB = 1
Page 21
ARB
OPR
and
Revision 02-27-06

Related parts for COM20022I3V-HD