LAN9311I-NZW Standard Microsystem (Smsc), LAN9311I-NZW Datasheet - Page 262

no-image

LAN9311I-NZW

Manufacturer Part Number
LAN9311I-NZW
Description
Manufacturer
Standard Microsystem (Smsc)
Datasheet

Specifications of LAN9311I-NZW

Package
128XVTQFP
Phy/transceiver Interface
MII
Number Of Primary Switch Ports
2
Maximum Data Rate
100 Mbps
Internal Memory Buffer Size
32 KB
Vlan Support
Yes
Power Supply Type
Analog
Minimum Single Supply Voltage
3 V
Maximum Single Supply Voltage
3.6 V
Maximum Supply Current
0.295 A
Maximum Power Dissipation
1070 mW

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LAN9311I-NZW
Manufacturer:
Standard
Quantity:
836
Part Number:
LAN9311I-NZW
Manufacturer:
Microchip Technology
Quantity:
10 000
Revision 1.7 (06-29-10)
14.2.9.3
31:28
24:22
BITS
27
26
25
21
20
RESERVED
Device Ready (READY)
When set, this bit indicates that the LAN9311/LAN9311i is ready to be
accessed. Upon power-up, nRST reset, soft reset, or digital reset, the host
processor may interrogate this field as an indication that the
LAN9311/LAN9311i has stabilized and is fully active.
This bit can cause an interrupt if enabled.
Note:
Note:
AMDIX_EN Strap State Port 2
This bit reflects the state of the auto_mdix_strap_2 strap that connects to
the PHY. The strap value is loaded with the level of the auto_mdix_strap_2
during reset and can be re-written by the EEPROM Loader. The strap value
can be overridden by bit 15 and 13 of the Port 2 PHY Special Control/Status
Indication Register
AMDIX_EN Strap State Port 1
This bit reflects the state of the auto_mdix_strap_1 strap that connects to
the PHY. The strap value is loaded with the level of the auto_mdix_strap_1
during reset and can be re-written by the EEPROM Loader. The strap value
can be overridden by bit 15 and 13 of the Port 1 PHY Special Control/Status
Indication Register
RESERVED
RESERVED - This bit must be written with 0b for proper operation.
Must Be One (MBO). This bit must be set to ‘1’ for normal device operation.
Hardware Configuration Register (HW_CFG)
This register allows the configuration of various hardware features including TX/RX FIFO sizes, Host
MAC transmit threshold properties, and software reset. A detailed explanation of the allowable settings
for FIFO memory allocation can be found in
on page
Note: This register can be polled while the LAN9311/LAN9311i is in the reset or not ready state
Note: Either half of this register can be read without the need to read the other half.
With the exception of the HW_CFG, PMT_CTRL, BYTE_TEST, and
RESET_CTL registers, read access to any internal resources is
forbidden while the READY bit is cleared. Writes to any address
are invalid until this bit is set.
This bit is identical to bit 0 of the
Register
(READY bit is cleared).
Offset:
122.
(PMT_CTRL).
(Section
(Section
14.4.2.10).
14.4.2.10).
074h
DESCRIPTION
DATASHEET
Power Management Control
262
Two Port 10/100 Managed Ethernet Switch with 16-Bit Non-PCI CPU Interface
Section 9.7.3, "FIFO Memory Allocation Configuration,"
Size:
32 bits
TYPE
R/W
R/W
SMSC LAN9311/LAN9311i
RO
RO
RO
RO
RO
Note 14.47
Note 14.48
DEFAULT
Datasheet
0b
0b
0b
-
-

Related parts for LAN9311I-NZW