XC3S250E-4FT256I Xilinx Inc, XC3S250E-4FT256I Datasheet - Page 58

no-image

XC3S250E-4FT256I

Manufacturer Part Number
XC3S250E-4FT256I
Description
FPGA Spartan®-3E Family 250K Gates 5508 Cells 572MHz 90nm (CMOS) Technology 1.2V 256-Pin FTBGA
Manufacturer
Xilinx Inc
Series
Spartan™-3Er
Datasheet

Specifications of XC3S250E-4FT256I

Package
256FTBGA
Family Name
Spartan®-3E
Device Logic Cells
5508
Device Logic Units
612
Device System Gates
250000
Number Of Registers
4896
Maximum Internal Frequency
572 MHz
Typical Operating Supply Voltage
1.2 V
Maximum Number Of User I/os
172
Ram Bits
221184
Number Of Logic Elements/cells
5508
Number Of Labs/clbs
612
Total Ram Bits
221184
Number Of I /o
172
Number Of Gates
250000
Voltage - Supply
1.14 V ~ 1.26 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
256-LBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XC3S250E-4FT256I
Manufacturer:
XILINX
Quantity:
281
Part Number:
XC3S250E-4FT256I
Manufacturer:
Xilinx Inc
Quantity:
10 000
Part Number:
XC3S250E-4FT256I
Manufacturer:
XILINX
0
Company:
Part Number:
XC3S250E-4FT256I
Quantity:
160
Functional Description
Status Logic
The Status Logic indicates the present state of the DCM
and a means to reset the DCM to its initial known state. The
Status Logic signals are described in
In general, the Reset (RST) input is only asserted upon con-
figuring the FPGA or when changing the CLKIN frequency.
Table 37: Status Logic Signals
Table 38: DCM Status Bus
Stabilizing DCM Clocks Before User Mode
The STARTUP_WAIT attribute shown in
delays the end of the FPGA’s configuration process until
after the DCM locks to its incoming clock frequency. This
option ensures that the FPGA remains in the Startup phase
of configuration until all clock outputs generated by the
DCM are stable. When all DCMs that have their
STARTUP_WAIT attribute set to TRUE assert the LOCKED
signal, then the FPGA completes its configuration process
and proceeds to user mode. The associated bitstream gen-
erator (BitGen) option LCK_cycle specifies one of the six
cycles in the Startup phase. The selected cycle defines the
point at which configuration stalls until all the LOCKED out-
puts go High. See
58
Notes:
1.
RST
STATUS[7:0]
LOCKED
3-6
Bit
0
1
2
When only the DFS clock outputs but none of the DLL clock outputs are used, this bit does not go High when the CLKIN signal stops.
Signal
Reserved
CLKIN Stopped
CLKFX Stopped
Reserved
Name
Start-Up, page 107
Input
Output
Output
Direction
-
When High, indicates that the CLKIN input signal is not toggling. When Low, indicates CLKIN
is toggling. This bit functions only when the CLKFB input is connected.
When High, indicates that the CLKFX output is not toggling. When Low, indicates the CLKFX
output is toggling. This bit functions only when the CLKFX or CLKFX180 output are connected.
-
Table
A High resets the entire DCM to its initial power-on state. Initializes the DLL taps for
a delay of zero. Sets the LOCKED output Low. This input is asynchronous.
The bit values on the STATUS bus provide information regarding the state of DLL and
PS operation
Indicates that the CLKIN and CLKFB signals are in phase by going High. The two
signals are out-of-phase when Low.
for more information.
Table 39
37.
optionally
www.xilinx.com
The RST signal must be asserted for three or more CLKIN
cycles. A DCM reset does not affect attribute values (for
example, CLKFX_MULTIPLY and CLKFX_DIVIDE). If not
used, RST is tied to GND.
The eight bits of the STATUS bus are described in
Table 39: STARTUP_WAIT Attribute
Spread Spectrum
DCMs accept typical spread spectrum clocks as long as
they meet the input requirements. The DLL will track the fre-
quency changes created by the spread spectrum clock to
drive the global clocks to the FPGA logic. See XAPP469,
Spread-Spectrum Clocking Reception for Displays for
details.
STARTUP_WAIT
Description
Attribute
Description
When TRUE,
delays transition
from configuration
to user mode until
DCM locks to the
input clock.
Description
DS312-2 (v3.8) August 26, 2009
(1)
Product Specification
TRUE, FALSE
Values
Table
38.
R

Related parts for XC3S250E-4FT256I