XC3S50-4VQG100C Xilinx Inc, XC3S50-4VQG100C Datasheet - Page 93

FPGA Spartan®-3 Family 50K Gates 1728 Cells 630MHz 90nm Technology 1.2V 100-Pin VTQFP

XC3S50-4VQG100C

Manufacturer Part Number
XC3S50-4VQG100C
Description
FPGA Spartan®-3 Family 50K Gates 1728 Cells 630MHz 90nm Technology 1.2V 100-Pin VTQFP
Manufacturer
Xilinx Inc
Series
Spartan™-3r
Datasheet

Specifications of XC3S50-4VQG100C

Package
100VTQFP
Family Name
Spartan®-3
Device Logic Units
1728
Device System Gates
50000
Maximum Internal Frequency
630 MHz
Typical Operating Supply Voltage
1.2 V
Maximum Number Of User I/os
63
Ram Bits
73728
Number Of Logic Elements/cells
1728
Number Of Labs/clbs
192
Total Ram Bits
73728
Number Of I /o
63
Number Of Gates
50000
Voltage - Supply
1.14 V ~ 1.26 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
100-TQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
122-1504

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XC3S50-4VQG100C
Manufacturer:
LT
Quantity:
714
Part Number:
XC3S50-4VQG100C
Manufacturer:
Xilinx Inc
Quantity:
1 869
Part Number:
XC3S50-4VQG100C
Manufacturer:
Xilinx Inc
Quantity:
10 000
Part Number:
XC3S50-4VQG100C
Manufacturer:
XILINX
0
Part Number:
XC3S50-4VQG100C
Manufacturer:
XILINX/赛灵思
Quantity:
20 000
Table 65: Timing for the Master and Slave Serial Configuration Modes
DS099-3 (v2.5) December 4, 2009
Product Specification
98
CCLK
DIN
DOUT
INIT_B
Notes:
1.
2.
PROG_B
Clock-to-Output Times
T
Setup Times
T
Hold Times
T
Clock Timing
T
T
F
ΔF
(Input)
(Open-Drain)
(Input/Output)
(Input)
(Output)
Symbol
CCO
DCC
CCD
CCH
CCL
CCSER
CCSER
The numbers in this table are based on the operating conditions set forth in
For serial configuration with a daisy-chain of multiple FPGAs, the maximum limit is 25 MHz.
R
The time from the falling transition on the CCLK pin to data
appearing at the DOUT pin
The time from the setup of data at the DIN pin to the rising transition
at the CCLK pin
The time from the rising transition at the CCLK pin to the point when
data is last held at the DIN pin
CCLK input pin High pulse width
CCLK input pin Low pulse width
Frequency of the clock signal at
the CCLK input pin
Variation from the CCLK output frequency set using the ConfigRate
BitGen option
Figure 35: Waveforms for Master and Slave Serial Configuration
Description
T
DCC
Spartan-3 FPGA Family: DC and Switching Characteristics
Bit 0
No bitstream compression
With bitstream compression
During STARTUP phase
www.xilinx.com
T
CCD
Bit 1
Table
31.
Master
Master
Slave/
Slave
T
Both
Both
Both
CCL
Bit n
1/F
CCSER
T
CCO
All Speed Grades
Bit n-64
Bit n+1
–50%
10.0
Min
1.5
5.0
5.0
0
0
0
0
T
CCH
Bit n-63
+50%
66
Max
12.0
20
50
-
-
(2)
DS099-3_04_071604
Units
MHz
MHz
MHz
ns
ns
ns
ns
ns
-
93

Related parts for XC3S50-4VQG100C