LAN9420-NU Standard Microsystems (SMSC), LAN9420-NU Datasheet - Page 5

no-image

LAN9420-NU

Manufacturer Part Number
LAN9420-NU
Description
Manufacturer
Standard Microsystems (SMSC)
Datasheet

Specifications of LAN9420-NU

Operating Supply Voltage (typ)
3.3V
Operating Supply Voltage (min)
3V
Operating Supply Voltage (max)
3.6V
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
128
Lead Free Status / RoHS Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LAN9420-NU
Manufacturer:
Microchip Technology
Quantity:
10 000
Part Number:
LAN9420-NU
Manufacturer:
SMSC
Quantity:
20 000
Single-Chip Ethernet Controller with HP Auto-MDIX Support and PCI Interface
Datasheet
3.7
Chapter 4 Register Descriptions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 83
4.1
4.2
4.3
SMSC LAN9420/LAN9420i
3.6.6
3.6.7
3.6.8
3.6.9
3.6.10
3.6.11
Power Management . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 73
3.7.1
3.7.2
3.7.3
3.7.4
3.7.5
3.7.6
3.7.7
Register Nomenclature . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 85
System Control and Status Registers (SCSR) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 86
4.2.1
4.2.2
4.2.3
4.2.4
4.2.5
4.2.6
4.2.7
4.2.8
4.2.9
4.2.10
4.2.11
4.2.12
DMAC Control and Status Registers (DCSR). . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 103
4.3.1
3.6.6.1
3.6.6.2
3.6.6.3
3.6.8.1
3.6.8.2
3.6.9.1
3.6.9.2
3.7.4.1
3.7.4.2
3.7.4.3
3.7.4.4
3.7.4.5
3.7.5.1
3.7.6.1
3.7.4.1.1
3.7.4.1.2
3.7.4.2.1
3.7.4.3.1
3.7.4.3.2
3.7.4.4.1
3.7.4.4.2
3.7.4.5.1
3.7.4.5.2
Parallel Detection . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 71
HP Auto-MDIX . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 72
PHY Power-Down Modes . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 72
PHY Resets . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 73
Required Ethernet Magnetics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 73
PHY Registers . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 73
Overview . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 73
Device Clocking . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 75
Power States . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 75
Resets . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 79
Detecting Power Management Events . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 80
ID and Revision (ID_REV) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 87
Interrupt Control Register (INT_CTL) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 88
Interrupt Status Register (INT_STS) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 89
Interrupt Configuration Register (INT_CFG) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 91
General Purpose Timer Configuration Register (GPT_CFG) . . . . . . . . . . . . . . . . . . . . . 94
Power Management Control Register (PMT_CTRL) . . . . . . . . . . . . . . . . . . . . . . . . . . . . 97
Free Run Counter (FREE_RUN) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 98
EEPROM Command Register (E2P_CMD). . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 99
EEPROM Data Register (E2P_DATA) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 102
Bus Mode Register (BUS_MODE). . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 104
Related External Signals and Power Supplies . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 74
Enabling Link Status Change (Energy Detect) Wake Events . . . . . . . . . . . . . . . . . . . . . 81
General Purpose Input/Output Configuration Register (GPIO_CFG) . . . . . . . . . . . . . . . 92
General Purpose Timer Current Count Register (GPT_CNT) . . . . . . . . . . . . . . . . . . . . . 95
Bus Master Bridge Configuration Register (BUS_CFG) . . . . . . . . . . . . . . . . . . . . . . . . . 96
Re-starting Auto-negotiation .......................................................................................... 71
Disabling Auto-negotiation ............................................................................................. 71
Half vs. Full-Duplex ........................................................................................................ 72
General Power-Down..................................................................................................... 72
Energy Detect Power-Down........................................................................................... 73
PHY Soft Reset via PMT_CTRL bit 10 (PHY_RST)....................................................... 73
PHY Soft Reset via PHY Basic Control Register bit 15 (PHY Reg. 0.15) ...................... 73
G3 State (Mechanical Off) ............................................................................................. 75
D0UNINTIALIZED State (D0U) ...................................................................................... 76
D0ACTIVE State (D0A).................................................................................................. 76
The D3HOT State .......................................................................................................... 77
The D3COLD State ........................................................................................................78
PHY Resets ................................................................................................................... 80
Enabling Wakeup Frame Wake Events ......................................................................... 81
Power Management Events in
Exiting the G3 State ..................................................................................................76
Exiting the D0U State................................................................................................ 76
Power Management Events in
Exiting the D0A State................................................................................................ 77
Power Management Events in
Exiting the D3HOT State........................................................................................... 77
Power Management Events in
Exiting the D3COLD State ........................................................................................ 78
DATASHEET
G3 ................................................................................................. 75
D0A............................................................................................... 76
D3HOT.......................................................................................... 77
D3COLD ....................................................................................... 78
5
Revision 1.4 (12-17-08)

Related parts for LAN9420-NU