LAN91C96-MS Standard Microsystems (SMSC), LAN91C96-MS Datasheet - Page 58

no-image

LAN91C96-MS

Manufacturer Part Number
LAN91C96-MS
Description
Manufacturer
Standard Microsystems (SMSC)
Datasheet

Specifications of LAN91C96-MS

Operating Supply Voltage (typ)
3.3/5V
Operating Supply Voltage (min)
2.97V
Operating Supply Voltage (max)
5.5V
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
100
Lead Free Status / RoHS Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LAN91C96-MS
Manufacturer:
Silex
Quantity:
115
Part Number:
LAN91C96-MS
Manufacturer:
Standard
Quantity:
1 578
Part Number:
LAN91C96-MS
Manufacturer:
SMSC
Quantity:
20 000
Revision 1.0 (10-24-08)
TX IDLE
TX IDLE
MASK
This register is mapped into two uni-directional FIFOs that allow moving words to and from the LAN91C96
regardless of whether the pointer address is even or odd. Data goes through the write FIFO into memory,
and is pre-fetched from memory into the read FIFO. If byte accesses are used, the appropriate (next) byte
can be accessed through the Data Low or Data High registers. The order to and from the FIFO is
preserved. Byte and word accesses can be mixed on the fly in any order.
This register is mapped into two consecutive word locations to facilitate the usage of double word move
instructions. The DATA register is accessible at any address in the 8 through Ah range, while the number
of bytes being transferred are determined by A0 and nSBHE in LOCAL BUS mode, and by A0, nCE1 and
nCE2 in PCMCIA mode.
I/O SPACE - BANK2
This register can be read and written as a word or as two individual bytes.
The Interrupt Mask Register bits enable the appropriate bits when high and disable them when low. A
MASK bit being set will cause a hardware interrupt.
TX IDLE INT - Transmit Idle interrupt. Set when the transmit state machine is not active. This bit is used
under the condition where the TX FIFO is still NOT empty, the transmitter is disabled and the host wants to
determine when the transmitter is completed with the current transmit packet. This event usually happens
when the host wants to insert at the head of the transmit queue a frame for example.
Typical flow of events/Condition:
1.
2.
3.
OFFSET
OFFSET
OFFSET
INT
INT
0
0
C
D
The transmit FIFO is not empty
The transmit DONE FIFO is either empty or not empty
The transmit engine is either active or not active
C
Reserved
Reserved
Reserved
0
0
INTERRUPT ACKNOWLEDGE REGISTER
INTERRUPT STATUS REGISTER
INTERRUPT MASK REGISTER
MASK
EPH
INT
EPH
INT
0
0
NAME
DATASHEET
NAME
NAME
OVRN
OVRN
OVRN
MASK
RX_
INT
RX_
RX_
INT
INT
0
0
Page 58
ALLOC
Non-PCI Single-Chip Full Duplex Ethernet Controller with Magic Packet
ALLOC
MASK
INT
INT
0
0
EMPTY
EMPTY
READ/WRITE
EMPTY
READ ONLY
WRITE ONLY
MASK
INT
INT
TX
TX
INT
TX
1
0
TYPE
TYPE
TYPE
TX INT
TX INT
TX INT
MASK
0
0
SYMBOL
SYMBOL
SYMBOL
SMSC LAN91C96 5v&3v
RCV INT
MSK
ACK
RCV INT
IST
MASK
0
0
Datasheet

Related parts for LAN91C96-MS