PIC12LF1840T-I/MF Microchip Technology, PIC12LF1840T-I/MF Datasheet - Page 310

7 KB Flash, 256 Bytes RAM, 32 MHz Int. Osc, 6 I/0, Enhanced Mid Range Core, Nano

PIC12LF1840T-I/MF

Manufacturer Part Number
PIC12LF1840T-I/MF
Description
7 KB Flash, 256 Bytes RAM, 32 MHz Int. Osc, 6 I/0, Enhanced Mid Range Core, Nano
Manufacturer
Microchip Technology
Series
PIC® XLP™ 12Fr
Datasheet

Specifications of PIC12LF1840T-I/MF

Processor Series
PIC12F
Core
PIC
Program Memory Type
Flash
Program Memory Size
7 KB
Data Ram Size
256 B
Interface Type
MI2C, SPI, EUSART
Number Of Timers
3
Operating Supply Voltage
1.8 V to 5.5 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Package / Case
DFN-8
Development Tools By Supplier
MPLAB IDE Software
Minimum Operating Temperature
- 40 C
Core Processor
RISC
Core Size
8-Bit
Speed
32MHz
Connectivity
I²C, LIN, SPI, UART/USART
Peripherals
Brown-out Detect/Reset, POR, PWM, WDT
Number Of I /o
5
Eeprom Size
256 x 8
Ram Size
256 x 8
Voltage - Supply (vcc/vdd)
1.8 V ~ 3.6 V
Data Converters
A/D 4x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Lead Free Status / Rohs Status
 Details

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PIC12LF1840T-I/MF
Manufacturer:
MICROCHIP
Quantity:
12 000
PIC12(L)F1840
TABLE 29-3:
DS41441B-page 310
BRA
BRW
CALL
CALLW
GOTO
RETFIE
RETLW
RETURN
CLRWDT
NOP
OPTION
RESET
SLEEP
TRIS
ADDFSR
MOVIW
MOVWI
Note 1: If the Program Counter (PC) is modified, or a conditional test is true, the instruction requires two cycles. The second cycle
Mnemonic,
Operands
2:
3:
is executed as a NOP.
If this instruction addresses an INDF register and the MSb of the corresponding FSR is set, this instruction will require
one additional instruction cycle.
See Table in the MOVIW and MOVWI instruction descriptions.
k
k
k
k
k
f
n, k
n mm
k[n]
n mm
k[n]
PIC12F/LF1840 ENHANCED INSTRUCTION SET (CONTINUED)
Relative Branch
Relative Branch with W
Call Subroutine
Call Subroutine with W
Go to address
Return from interrupt
Return with literal in W
Return from Subroutine
Clear Watchdog Timer
No Operation
Load OPTION_REG register with W
Software device Reset
Go into Standby mode
Load TRIS register with W
Add Literal k to FSRn
Move Indirect FSRn to W with pre/post inc/dec
modifier, mm
Move INDFn to W, Indexed Indirect.
Move W to Indirect FSRn with pre/post inc/dec
modifier, mm
Move W to INDFn, Indexed Indirect.
Description
C-COMPILER OPTIMIZED
INHERENT OPERATIONS
CONTROL OPERATIONS
Preliminary
2
2
2
2
2
2
2
2
1
1
1
1
1
1
1
1
1
1
1
Cycles
11
00
10
00
10
00
11
00
00
00
00
00
00
00
MSb
11
00
11
00
11
14-Bit Opcode
001k
0000
0kkk
0000
1kkk
0000
0100
0000
0000
0000
0000
0000
0000
0000
0001
0000
1111
0000
1111
kkkk
0000
kkkk
0000
kkkk
0000
kkkk
0000
0110
0000
0110
0000
0110
0110
0nkk
1nkk
0nkk
0001
0001
 2011 Microchip Technology Inc.
kkkk
1011
kkkk
1010
kkkk
1001
kkkk
1000
0100
0000
0010
0001
0011
0fff
0nmm
kkkk
kkkk
kkkk
1nmm
LSb
TO, PD
TO, PD
Z
Z
Affected
Status
2, 3
2
2, 3
2
Notes

Related parts for PIC12LF1840T-I/MF