PIC16F1828-E/SS Microchip Technology, PIC16F1828-E/SS Datasheet - Page 323

no-image

PIC16F1828-E/SS

Manufacturer Part Number
PIC16F1828-E/SS
Description
7 KB Flash, 256 Bytes RAM, 32 MHz Int. Osc, 18 I/0, Enhanced Mid Range Core 20 S
Manufacturer
Microchip Technology
Series
PIC® XLP™ 16Fr

Specifications of PIC16F1828-E/SS

Core Processor
PIC
Core Size
8-Bit
Speed
32MHz
Connectivity
I²C, SPI, UART/USART
Peripherals
Brown-out Detect/Reset, POR, PWM, WDT
Number Of I /o
17
Program Memory Size
7KB (4K x 14)
Program Memory Type
FLASH
Eeprom Size
256 x 8
Ram Size
256 x 8
Voltage - Supply (vcc/vdd)
1.8 V ~ 5.5 V
Data Converters
A/D 12x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 125°C
Package / Case
20-SSOP (0.200", 5.30mm Width)
Processor Series
PIC16F
Core
PIC
3rd Party Development Tools
52715-96, 52716-328, 52717-734
Development Tools By Supplier
PG164130, DV164035, DV244005, DV164005
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PIC16F1828-E/SSVAO
0
PIC16(L)F1824/1828
26.4.2
The following bits are used to configure the EUSART
for Synchronous slave operation:
• SYNC = 1
• CSRC = 0
• SREN = 0 (for transmit); SREN = 1 (for receive)
• CREN = 0 (for transmit); CREN = 1 (for receive)
• SPEN = 1
Setting the SYNC bit of the TXSTA register configures the
device for synchronous operation. Clearing the CSRC bit
of the TXSTA register configures the device as a slave.
Clearing the SREN and CREN bits of the RCSTA register
ensures that the device is in the Transmit mode,
otherwise the device will be configured to receive. Setting
the SPEN bit of the RCSTA register enables the
EUSART.
26.4.2.1
The operation of the Synchronous Master and Slave
modes
“Synchronous Master
case of the Sleep mode.
TABLE 26-9:
DS41419B-page 322
APFCON0
BAUDCON
INTCON
PIE1
PIR1
RCSTA
TXREG
TXSTA
Legend:
Note 1:
Name
*
are
— = unimplemented location, read as ‘0’. Shaded cells are not used for Synchronous Slave Transmission.
Page provides register information.
PIC16F/LF1824 only.
SYNCHRONOUS SLAVE MODE
EUSART Synchronous Slave
Transmit
RXDTSEL
TMR1GIE
TMR1GIF
ABDOVF
SPEN
CSRC
identical
SUMMARY OF REGISTERS ASSOCIATED WITH SYNCHRONOUS SLAVE
TRANSMISSION
Bit 7
GIE
Transmission”), except in the
SDOSEL
RCIDL
(see
ADIE
Bit 6
PEIE
ADIF
RX9
TX9
(1)
Section 26.4.1.3
SSSEL
TMR0IE
SREN
TXEN
RCIE
RCIF
Bit 5
EUSART Transmit Data Register
(1)
Preliminary
CREN
SYNC
SCKP
Bit 4
INTE
TXIE
TXIF
T1GSEL
SSP1IE
SSP1IF
ADDEN
SENDB
BRG16
If two words are written to the TXREG and then the
SLEEP instruction is executed, the following will occur:
1.
2.
3.
4.
5.
26.4.2.2
1.
2.
3.
4.
5.
6.
7.
8.
IOCIE
Bit 3
The first character will immediately transfer to
the TSR register and transmit.
The second word will remain in the TXREG
register.
The TXIF bit will not be set.
After the first character has been shifted out of
TSR, the TXREG register will transfer the second
character to the TSR and the TXIF bit will now be
set.
If the PEIE and TXIE bits are set, the interrupt
will wake the device from Sleep and execute the
next instruction. If the GIE bit is also set, the
program will call the Interrupt Service Routine.
Set the SYNC and SPEN bits and clear the
CSRC bit.
Clear the ANSEL bit for the CK pin (if applicable).
Clear the CREN and SREN bits.
If interrupts are desired, set the TXIE bit of the
PIE1 register and the GIE and PEIE bits of the
INTCON register.
If 9-bit transmission is desired, set the TX9 bit.
Enable transmission by setting the TXEN bit.
If 9-bit transmission is selected, insert the Most
Significant bit into the TX9D bit.
Start
Significant 8 bits to the TXREG register.
TXCKSEL
TMR0IF
CCP1IE
CCP1IF
BRGH
FERR
transmission
Bit 2
Synchronous Slave Transmission
Setup:
TMR2IE
TMR2IF
OERR
TRMT
WUE
Bit 1
INTF
 2010 Microchip Technology Inc.
by
writing
TMR1IE
TMR1IF
ABDEN
IOCIF
RX9D
TX9D
Bit 0
the
Register
on Page
299*
Least
122
308
307
306
93
94
97

Related parts for PIC16F1828-E/SS