MC9S12XDT512CAA Freescale, MC9S12XDT512CAA Datasheet - Page 332

no-image

MC9S12XDT512CAA

Manufacturer Part Number
MC9S12XDT512CAA
Description
Manufacturer
Freescale
Datasheet

Specifications of MC9S12XDT512CAA

Cpu Family
HCS12
Device Core Size
16b
Frequency (max)
40MHz
Interface Type
CAN/I2C/SCI/SPI
Total Internal Ram Size
32KB
# I/os (max)
59
Number Of Timers - General Purpose
12
Operating Supply Voltage (typ)
2.5/5V
Operating Supply Voltage (max)
2.75/5.5V
Operating Supply Voltage (min)
2.35/3.15V
On-chip Adc
8-chx10-bit
Instruction Set Architecture
CISC
Operating Temp Range
-40C to 85C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
80
Package Type
PQFP
Program Memory Type
Flash
Program Memory Size
512KB
Lead Free Status / RoHS Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC9S12XDT512CAA
Manufacturer:
FREESCALE
Quantity:
2 235
Part Number:
MC9S12XDT512CAA
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MC9S12XDT512CAA
Manufacturer:
FREESCALE
Quantity:
2 235
Part Number:
MC9S12XDT512CAAR
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Chapter 7 Enhanced Capture Timer (S12ECT16B8CV2)
Read: Anytime
Write anytime for output compare function. Writes to these registers have no meaning or effect during
input capture.
All bits reset to zero.
Depending on the TIOS bit for the corresponding channel, these registers are used to latch the value of the
free-running counter when a defined transition is sensed by the corresponding input capture edge detector
or to trigger an output action for output compare.
7.3.2.15
Read: Anytime
Write: Anytime
All bits reset to zero.
332
Reset
Reset
Reset
PAEN
Field
6
W
W
W
R
R
R
Bit 15
Bit 7
Pulse Accumulator A System Enable — PAEN is independent from TEN. With timer disabled, the pulse
accumulator can still function unless pulse accumulator is disabled.
0 16-Bit Pulse Accumulator A system disabled. 8-bit PAC3 and PAC2 can be enabled when their related enable
1 16-Bit Pulse Accumulator A system enabled. The two 8-bit pulse accumulators PAC3 and PAC2 are cascaded
16-Bit Pulse Accumulator A Control Register (PACTL)
15
0
0
0
0
7
7
bits in ICPAR are set. Pulse Accumulator Input Edge Flag (PAIF) function is disabled.
to form the PACA 16-bit pulse accumulator. When PACA in enabled, the PACN3 and PACN2 registers contents
are respectively the high and low byte of the PACA. PA3EN and PA2EN control bits in ICPAR have no effect.
Pulse Accumulator Input Edge Flag (PAIF) function is enabled. The PACA shares the input pin with IC7.
Figure 7-33. Timer Input Capture/Output Compare Register 7 High (TC7)
Figure 7-34. Timer Input Capture/Output Compare Register 7 Low (TC7)
= Unimplemented or Reserved
Figure 7-35. 16-Bit Pulse Accumulator Control Register (PACTL)
PAEN
Bit 14
Bit 6
14
0
0
0
6
6
Table 7-18. PACTL Field Descriptions
PAMOD
MC9S12XDP512 Data Sheet, Rev. 2.21
Bit 13
Bit 5
13
0
0
0
5
5
PEDGE
Bit 12
Bit 4
12
0
0
0
4
4
Description
Bit 11
CLK1
Bit 3
11
0
0
0
3
3
Bit 10
CLK0
Bit 2
10
0
0
0
2
2
Freescale Semiconductor
PAOVI
Bit 9
Bit 1
0
0
0
9
1
1
Bit 8
Bit 0
PAI
0
0
0
8
0
0

Related parts for MC9S12XDT512CAA