SAA7113H NXP Semiconductors, SAA7113H Datasheet - Page 47

SAA7113H

Manufacturer Part Number
SAA7113H
Description
Manufacturer
NXP Semiconductors
Datasheet

Specifications of SAA7113H

Video Resolution (max)
720Pixels
Pin Count
44
Package Type
PQFP
Lead Free Status / RoHS Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
SAA7113H
Manufacturer:
NXP
Quantity:
55
Part Number:
SAA7113H
Manufacturer:
NXP
Quantity:
2 428
Part Number:
SAA7113H
Manufacturer:
PHI
Quantity:
1 000
Part Number:
SAA7113H
Manufacturer:
PHILIPS
Quantity:
20 000
Company:
Part Number:
SAA7113H
Quantity:
51
Part Number:
SAA7113H/V2
Manufacturer:
NXP
Quantity:
12 000
Part Number:
SAA7113H/V2
Manufacturer:
PHI/PBF
Quantity:
3
Part Number:
SAA7113H/V2
Manufacturer:
PHILIPS
Quantity:
8
Part Number:
SAA7113H/V2
Manufacturer:
NXP/恩智浦
Quantity:
20 000
Company:
Part Number:
SAA7113H/V2
Quantity:
204
Part Number:
SAA7113H/V2,518
Manufacturer:
Sigma Designs Inc
Quantity:
10 000
Philips Semiconductors
9397 750 14232
Product data sheet
Table 50:
RTS0 output control
Horizontal Lock (HL) indicator; selectable via HLSEL
(subaddress 11h, bit 4)
VL (vertical and horizontal lock)
DL (vertical and horizontal lock and color detected)
PLIN (PAL/SECAM sequence; LOW: PAL/DR line is
present)
HREF_HS, horizontal reference signal: indicates valid
data on the VPO-bus. The positive slope marks the
beginning of a new active line. The pulse width is
dependent on the data type selected by the control
registers LCR2 to LCR24 (subaddress 41h to 57h;
see
HS, programmable width in LLC8 steps via HSB7 to
HSB0 and HSS7 to HSS0 (subaddress 06h and 07h), fine
position adjustment in LLC2 steps via HDEL1 to HDEL0
(subaddress 10h, bits 5 and 4)
HQ (HREF gated with VREF)
ODD, field identifier; HIGH = odd field; see vertical timing
diagrams
VS (vertical sync; see vertical timing diagrams
and
V123 (vertical pulse; see vertical timing diagrams
Figure 38
VGATE (programmable via VSTA8 to VSTA0 and VSTO8
to VSTO0, subaddresses 15h, 16h and 17h)
VREF (programmable in two positions via VRLN,
subaddress 10h, bit 3)
FID (position and polarity programmable via VSTA8 to
VSTA0, subaddresses 15h and 17h and FIDP,
subaddress 13h, bit 3)
Table 7
Figure
HSEL = 0: standard horizontal lock indicator
HSEL = 1: fast horizontal lock indicator (use is not
recommended for sources with unstable timebase
e.g. VCRs)
data type 0 to 6, 8 to 15: HIGH period
1440 LLC-cycles (720 samples; see
data type 7 (upsampled raw data): HIGH period
programmable in LLC8 steps via HSB7 to HSB0,
HSS7 to HSS0 (subaddress 06h and 07h), fine
position adjustment via HDEL1 to HDEL0
(subaddress 10h, bits 5 and 4)
Figure 38
and
39)
RTS0 output control subaddress 12h
and
Figure
Table
and
39)
62)
Figure 39
Rev. 02 — 9 May 2005
Figure
Figure 38
37)
…continued
Control bits D3 to D0
RTSE03 RTSE02 RTSE01 RTSE00
0
0
0
0
0
1
1
1
1
1
1
1
1
© Koninklijke Philips Electronics N.V. 2005. All rights reserved.
9-bit video input processor
0
1
1
1
1
0
0
0
0
1
1
1
1
SAA7113H
1
0
0
1
1
0
0
1
1
0
0
1
1
1
0
1
0
1
0
1
0
1
0
1
0
1
47 of 75

Related parts for SAA7113H