UJA1065TW/3V3 NXP Semiconductors, UJA1065TW/3V3 Datasheet - Page 26

no-image

UJA1065TW/3V3

Manufacturer Part Number
UJA1065TW/3V3
Description
Network Controller & Processor ICs HI SPEED CAN SYSTEM
Manufacturer
NXP Semiconductors
Datasheet

Specifications of UJA1065TW/3V3

Number Of Transceivers
1
Power Down Mode
Standby
Operating Supply Voltage (min)
5.5V
Supply Current
10mA
Operating Temperature (max)
125C
Operating Temperature (min)
-40C
Operating Temperature Classification
Automotive
Mounting
Surface Mount
Product
Controller Area Network (CAN)
Data Rate
20 Kbps
Supply Voltage (max)
27 V, 52 V
Supply Voltage (min)
5.5 V
Supply Current (max)
10 mA
Maximum Operating Temperature
+ 125 C
Minimum Operating Temperature
- 40 C
Mounting Style
SMD/SMT
Package / Case
HTSSOP EP
Lead Free Status / RoHS Status
Compliant
Other names
UJA1065TW/3V3,512

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
UJA1065TW/3V3
Manufacturer:
NXP
Quantity:
4 798
Part Number:
UJA1065TW/3V3
Manufacturer:
PHILIPS/飞利浦
Quantity:
20 000
NXP Semiconductors
UJA1065_7
Product data sheet
Fig 13. States of the INH/LIMP pin
6.10 Wake-up input
INH/LIMP:
ILEN = 1
ILC = 1
HIGH
When pin INH/LIMP is used as inhibit output, a pull-down resistor to GND ensures a
default LOW level. The pin can be set to HIGH according to the state diagram.
When pin INH/LIMP is used as limp-home output, a pull-up resistor to V
default HIGH level. The pin is automatically set to LOW when the SBC enters Fail-safe
mode.
The WAKE input comparator is triggered by negative edges on pin WAKE. Pin WAKE has
an internal pull-up resistor to BAT42. It can be operated in two sampling modes which are
selected via the WAKE Sample Control bit (WSC):
If V3 is continuously ON, the WAKE input will be sampled continuously, regardless of the
level of bit WSC.
The dedicated bits Edge Wake-up Status (EWS) and WAKE Level Status (WLS) in the
System Status register reflect the actual status of pin WAKE. The WAKE port can be
disabled by clearing the WEN bit in the System Configuration register.
state change via SPI
Continuous sampling (with an internal clock) if the bit is set
Sampling synchronized to the cyclic behavior of V3 if the bit is cleared; see
This is to save bias current within the external switches in low-power operation. Two
repetition times are possible, 16 ms and 32 ms.
power-on
OR (enter Start-up mode after
wake-up reset, external reset
OR enter Restart mode
OR enter Sleep mode
state change via SPI
or V1 undervoltage)
Rev. 07 — 25 February 2010
OR enter Fail-safe mode
state change via SPI
state change via SPI
INH/LIMP:
floating
ILC = 1/0
ILEN = 0
High-speed CAN/LIN fail-safe system basis chip
OR enter Fail-safe mode
state change via SPI
state change via SPI
001aad178
INH/LIMP:
ILEN = 1
ILC = 0
LOW
UJA1065
© NXP B.V. 2010. All rights reserved.
BAT42
ensures a
Figure
26 of 76
14.

Related parts for UJA1065TW/3V3