IDT82V3380PFG IDT, Integrated Device Technology Inc, IDT82V3380PFG Datasheet - Page 19

no-image

IDT82V3380PFG

Manufacturer Part Number
IDT82V3380PFG
Description
IC PLL WAN SYNC ETH 100-TQFP
Manufacturer
IDT, Integrated Device Technology Inc
Type
PLL Clock Generatorr
Datasheets

Specifications of IDT82V3380PFG

Input
CMOS, LVDS, PECL, TTL
Output
CMOS, LVDS, PECL, TTL
Frequency - Max
622.08MHz
Voltage - Supply
3 V ~ 3.6 V
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
100-TQFP, 100-VQFP
Frequency-max
622.08MHz
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
82V3380PFG

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
IDT82V3380PFG
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
Part Number:
IDT82V3380PFG8
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
Table 2: Related Bit / Register in Chapter 3.2
3
3.1
default value or status.
50 µs. After the RST pin is pulled high, the device will still be in reset
state for 500 ms (typical). If the RST pin is held low continuously, the
device remains in reset state.
Functional Description
IDT82V3380
The reset operation resets all registers and state machines to their
After power on, the device must be reset for normal operation.
For a complete reset, the RST pin must be asserted low for at least
NOMINAL_FREQ_VALUE[23:0]
FUNCTIONAL DESCRIPTION
RESET
OSC_EDGE
Bit
NOMINAL_FREQ[23:16]_CNFG, NOMINAL_FREQ[15:8]_CNFG, NOMINAL_FREQ[7:0]_CNFG
DIFFERENTIAL_IN_OUT_OSCI_CNFG
19
3.2
input on the OSCI pin. This clock is provided for the device as a master
clock. The master clock is used as a reference clock for all the internal
circuits. A better active edge of the master clock is selected by the
OSC_EDGE bit to improve jitter and wander performance.
pin.
NOMINAL_FREQ_VALUE[23:0] bits. The calibration range is within
±741 ppm.
GR-253-CORE, ITU-T G.812 and G.813 criteria.
A nominal 12.8000 MHz clock, provided by a crystal oscillator, is
In fact, an offset from the nominal frequency may input on the OSCI
The performance of the master clock should meet GR-1244-CORE,
Register
This
MASTER CLOCK
offset
can
SYNCHRONOUS ETHERNET WAN PLL
be
compensated
by
May 19, 2009
Address (Hex)
setting
06, 05, 04
0A
the

Related parts for IDT82V3380PFG