AD9709ASTZ Analog Devices Inc, AD9709ASTZ Datasheet - Page 11

IC DAC 8BIT DUAL 125MSPS 48-LQFP

AD9709ASTZ

Manufacturer Part Number
AD9709ASTZ
Description
IC DAC 8BIT DUAL 125MSPS 48-LQFP
Manufacturer
Analog Devices Inc
Series
TxDAC+®r
Datasheet

Specifications of AD9709ASTZ

Data Interface
Parallel
Settling Time
35ns
Number Of Bits
8
Number Of Converters
2
Voltage Supply Source
Analog and Digital
Power Dissipation (max)
450mW
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
48-LQFP
Resolution (bits)
8bit
Sampling Rate
125MSPS
Input Channel Type
Parallel
Supply Voltage Range - Analog
3V To 5.5V
Supply Voltage Range - Digital
2.7V To 5.5V
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
AD9709-EBZ - BOARD EVAL FOR AD9709
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AD9709ASTZ
Manufacturer:
ADI
Quantity:
19
Part Number:
AD9709ASTZ
Manufacturer:
AD
Quantity:
170
Part Number:
AD9709ASTZ
Manufacturer:
Analog Devices Inc
Quantity:
10 000
Part Number:
AD9709ASTZ
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
AD9709ASTZRL
Manufacturer:
NECTOKIN
Quantity:
4 309
Part Number:
AD9709ASTZRL
Manufacturer:
Analog Devices Inc
Quantity:
10 000
TERMINOLOGY
Linearity Error (Integral Nonlinearity or INL)
Linearity error is defined as the maximum deviation of the
actual analog output from the ideal output, determined by a
straight line drawn from zero to full-scale.
Differential Nonlinearity (DNL)
DNL is the measure of the variation in analog value, normalized
to full scale, associated with a 1 LSB change in digital input code.
Monotonicity
A DAC is monotonic if the output either increases or remains
constant as the digital input increases.
Offset Error
Offset error is the deviation of the output current from the ideal of
zero. For I
For I
Gain Error
Gain error is the difference between the actual and ideal output
spans. The actual span is determined by the output when all
inputs are set to 1s minus the output when all inputs are set to 0s.
Output Compliance Range
The output compliance range is the range of allowable voltage at
the output of a current-output DAC. Operation beyond the
maximum compliance limits may cause either output stage
saturation or breakdown resulting in nonlinear performance.
OUTB
, 0 mA output is expected when all inputs are set to 1s.
OUTA
, 0 mA output is expected when the inputs are all 0s.
Rev. B | Page 11 of 32
Temperature Drift
Temperature drift is specified as the maximum change from the
ambient (25°C) value to the value at either T
and gain drift, the drift is reported in part per million (ppm) of
full-scale range (FSR) per degree Celsius. For reference drift, the
drift is reported in ppm per degree Celsius (pm/°C).
Power Supply Rejection (PSR)
PSR is the maximum change in the full-scale output as the
supplies are varied from nominal to minimum and maximum
specified voltages.
Settling Time
Settling time is the time required for the output to reach and
remain within a specified error band about its final value,
measured from the start of the output transition.
Glitch Impulse
Asymmetrical switching times in a DAC give rise to undesired
output transients that are quantified by a glitch impulse. It is
specified as the net area of the glitch in picovolts per second (pV-s).
Spurious-Free Dynamic Range
The difference, in decibels (dB), between the rms amplitude of
the output signal and the peak spurious signal over the specified
bandwidth.
Total Harmonic Distortion (THD)
THD is the ratio of the rms sum of the first six harmonic
components to the rms value of the measured input signal. It is
expressed as a percentage or in decibels (dB).
MIN
or T
MAX
AD9709
. For offset

Related parts for AD9709ASTZ