HI-3584PQT-10 Holt Integrated Circuits, HI-3584PQT-10 Datasheet - Page 7

no-image

HI-3584PQT-10

Manufacturer Part Number
HI-3584PQT-10
Description
Manufacturer
Holt Integrated Circuits
Datasheet

Specifications of HI-3584PQT-10

Operating Temperature Classification
Military
Operating Temperature (max)
125C
Package Type
PQFP
Rad Hardened
No
Lead Free Status / Rohs Status
Supplier Unconfirmed
FUNCTIONAL DESCRIPTION (cont.)
DATA TRANSMISSION
When ENTX goes high, enabling transmission, the FIFO
positions are incremented with the top register loading into the
data transmission shift register. Within 2.5 data clocks the first
data bit appears at 429DO and
data transmission shift register are presented sequentially to the
outputs in the ARINC 429 format with the following timing:
The word counter detects when all loaded positions have been
transmitted and sets the transmitter ready flag, TX/R, high.
TRANSMITTER PARITY
The parity generator counts the Ones in the 31-bit word.
control register bit CR12 is set low, the 32nd bit transmitted will
make parity odd. If the control bit is, high the parity is even.
Setting CR4 to a Zero bypasses the parity generator, and allows
32 bits of data to be transmitted.
SELF TEST
If control register bit CR5 is set low, the transmitter serial output
data are internally connected to each of the two receivers,
bypassing the analog interface circuitry. Data is passed unmodi-
fied to receiver 1 and inverted to receiver 2. The serial data from
the transmitter is always present on the 429DO and
outputs regardless of the state of CR5.
ARINC DATA BIT TIME
WORD GAP TIME
NULL BIT TIME
DATA BIT TIME
HIGH SPEED
429DO
10 Clocks
40 Clocks
5 Clocks
5 Clocks
. The 31 or 32 bits in the
LOW SPEED
HOLT INTEGRATED CIRCUITS
320 Clocks
80 Clocks
40 Clocks
40 Clocks
429DO
HI-3584
If
7
SYSTEM OPERATION
The two receivers are independent of the transmitter. Therefore,
control of data exchanges is strictly at the option of the user. The
only restrictions are:
REPEATER OPERATION
Repeater mode of operation allows a data word that has been
received by the HI-3584 to be placed directly into the transmitter
FIFO. Repeater operation is similar to normal receiver operation.
In normal operation, either byte of a received data word may be
read from the receiver latches first by use of SEL input. During
repeater operation however, the lower byte of the data word must
be read first. This is necessary because, as the data is being
read, it is also being loaded into transmitter FIFO which is always
loaded with the lower byte of the data word first. Signal flow for
repeater operation is shown in the Timing Diagrams section.
HI-3584-10
The HI-3584-10 option is similar to the HI-3584 with the exception
that it allows an external 10 Kohm resistor to be added in series
with each ARINC input without affecting the ARINC input thresh-
olds. This option is especially useful in applications where light-
ning protection circuitry is also required.
Each side of the ARINC bus must be connected through a 10
Kohm series resistor in order for the chip to detect the correct
1. The received data will be overwritten if the receiver FIFO
is full and at least one location is not retrieved before the
next complete ARINC word is received.
2. The transmitter FIFO can store 32 words maximum and
ignores attempts to load additional data if full.

Related parts for HI-3584PQT-10