IS43R16320D-6BLI ISSI, Integrated Silicon Solution Inc, IS43R16320D-6BLI Datasheet - Page 9

no-image

IS43R16320D-6BLI

Manufacturer Part Number
IS43R16320D-6BLI
Description
Manufacturer
ISSI, Integrated Silicon Solution Inc
Datasheet

Specifications of IS43R16320D-6BLI

Lead Free Status / Rohs Status
Compliant
IS43R86400D
IS43/46R16320D, IS43/46R32160D
PIN FUNCTIONAL DESCRIPTIONS
Integrated Silicon Solution, Inc.
Rev. 00A
09/14/09
DQ0-DQ7: x8;
LDQS, UDQS
DQS0-DQS3:
LDM, UDM:
RAS, CAS,
DM0-DM3:
DQ0-DQ15:
DQ0-DQ31:
BA0, BA1
Symbol
DQS: x8:
A [12:0]
CK, CK
DM: x8;
VDDQ
VSSQ
VREF
VDD
CKE
VSS
x16;
WE
x32
x16:
DQ:
CS
x16
x32
x32
NC
Supply SSTL_2 reference voltage.
Supply I/O Power Supply.
Supply I/O Ground.
Supply Power Supply.
Supply Ground.
Type
Input
Input
Input
Input
Input
Input
Input
I/O
I/O
--
Description
Clock: CK and CK are differential clock inputs. All address and control input signals are sampled
on the crossing of the positive edge of CK and negative edge of CK. Input and output data is
referenced to the crossing of CK and CK (both directions of crossing). Internal clock signals are
derived from CK/ CK.
Clock Enable: CKE HIGH activates, and CKE LOW deactivates internal clock signals, and device
input buffers and output drivers. Taking CKE LOW provides PRECHARGE POWER-DOWN and
SELF REFRESH operation (all banks idle), or ACTIVE POWERDOWN (row ACTIVE in any
bank). CKE is synchronous for all functions except for SELF REFRESH EXIT, which is achieved
asynchronously. Input buffers, excluding CK, CK and CKE, are disabled during power-down and
self refresh mode which are contrived for low standby power consumption.
Chip Select: CS enables (registered LOW) and disables (registered HIGH) the command
decoder. All commands are masked when CS is registered HIGH. CS provides for external bank
selection on systems with multiple banks. CS is considered part of the command code.
Command Inputs: RAS, CAS and WE (along with CS) define the command being entered.
Input Data Mask: DM is an input mask signal for write data. Input data is masked when DM is
sampled HIGH along with that input data during a WRITE access. DM is sampled on both edges
of DQS. Although DM pins are input-only, the DM loading matches the DQ and DQS loading.
For x16 devices, LDM corresponds to the data on DQ0-DQ7, UDM corresponds to the data on
DQ8-DQ15.
For x32 devices, DM0 corresponds to the data on DQ0-DQ7, DM1 corresponds to the data on
DQ8-DQ15, DM2 corresponds to the data on DQ16-DQ23, and DM3 corresponds to the data on
DQ24-DQ31.
Input Bank Address Inputs: BA0 and BA1 define to which bank an ACTIVE, READ, WRITE or
PRECHARGE command is being applied.
Address Inputs: provide the row address for ACTIVE commands, and the column address and
AUTO PRECHARGE bit for READ / WRITE commands, to select one location out of the memory
array in the respective bank. The address inputs also provide the opcode during a MODE
REGISTER SET command.
Data Bus: Input / Output
Data Strobe: Output with read data, input with write data. Edge-aligned with read data, centered
with write data. Used to capture write data.
For x16 device, LDQS corresponds to the data on DQ0-DQ7, UDQS corresponds to the data on
DQ8-DQ15.
For x32 device, DQS0 corresponds to the data on DQ0-DQ7, DQS1 corresponds to the data on
DQ8-DQ15, DQS2 corresponds to the data on DQ16-DQ23, and DQS3 corresponds to the data
on DQ24-DQ31.
No Connect: Should be left unconnected.
9

Related parts for IS43R16320D-6BLI