CY7C4285V-10ASCT Cypress Semiconductor Corp, CY7C4285V-10ASCT Datasheet - Page 14

no-image

CY7C4285V-10ASCT

Manufacturer Part Number
CY7C4285V-10ASCT
Description
Manufacturer
Cypress Semiconductor Corp
Datasheet

Specifications of CY7C4285V-10ASCT

Configuration
Dual
Density
1.125Mb
Access Time (max)
8ns
Word Size
18b
Organization
64Kx18
Sync/async
Synchronous
Expandable
Yes
Bus Direction
Uni-Directional
Package Type
TQFP
Clock Freq (max)
100MHz
Operating Supply Voltage (typ)
3.3V
Operating Supply Voltage (min)
3V
Operating Supply Voltage (max)
3.6V
Supply Current
30mA
Operating Temp Range
0C to 70C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
64
Lead Free Status / Rohs Status
Not Compliant
Switching Waveforms
Notes
Document Number: 38-06012 Rev. *D
19. The clocks (RCLK, WCLK) can be free-running during reset.
20. After reset, the outputs are LOW if OE = 0 and three-state if OE = 1.
21. When t
22. The first word is always available the cycle after EF goes HIGH.
t
CLK
Q
D
REN, WEN,
0
0
WCLK
RCLK
WEN
–D
–Q
+ t
REN
Q
EF,PAE
FF,PAF,
OE
SKEW2
EF
SKEW2
0 –
17
17
RS
Q
HF
LD
17
. The Latency Timing applies only at the Empty Boundary (EF = LOW).
> minimum specification, t
t
ENS
t
DS
Figure 9. First Data Word Latency after Reset with Simultaneous Read and Write
D
0
(FIRSTVALID WRITE)
(continued)
FRL
(maximum) = t
t
SKEW2
t
t
t
RSF
RSF
RSF
t
t
OLZ
RS
t
FRL
CLK
[21]
Figure 8. Reset Timing
+ t
SKEW2
t
D
REF
. When t
1
SKEW2
t
OE
< minimum specification, t
[19]
t
D
t
A
RSR
2
CY7C4255V, CY7C4265V
CY7C4275V, CY7C4285V
FRL
(maximum) = either 2 × t
D
0
t
A
[22]
D
3
OE=0
OE=1
CLK
[20]
+ t
Page 14 of 24
SKEW2
D
1
D
4
or
[+] Feedback

Related parts for CY7C4285V-10ASCT