EP2C5F256C6N Altera, EP2C5F256C6N Datasheet - Page 165

IC CYCLONE II FPGA 5K 256-FBGA

EP2C5F256C6N

Manufacturer Part Number
EP2C5F256C6N
Description
IC CYCLONE II FPGA 5K 256-FBGA
Manufacturer
Altera
Series
Cyclone® IIr
Datasheet

Specifications of EP2C5F256C6N

Number Of Logic Elements/cells
4608
Number Of Labs/clbs
288
Total Ram Bits
119808
Number Of I /o
158
Voltage - Supply
1.15 V ~ 1.25 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
256-FBGA
Family Name
Cyclone® II
Number Of Logic Blocks/elements
4608
# I/os (max)
158
Frequency (max)
500MHz
Process Technology
90nm
Operating Supply Voltage (typ)
1.2V
Logic Cells
4608
Ram Bits
119808
Operating Supply Voltage (min)
1.15V
Operating Supply Voltage (max)
1.25V
Operating Temp Range
0C to 85C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
256
Package Type
FBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-
Lead Free Status / Rohs Status
Compliant
Other names
544-2131

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP2C5F256C6N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP2C5F256C6N
Manufacturer:
ALTERA
0
Part Number:
EP2C5F256C6N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EP2C5F256C6N
0
Altera Corporation
February 2008
February 2007
v3.1
December 2005
v2.2
November 2005
v2.1
July 2005
v2.0
November 2004
v1.1
June 2004
v1.0
Updated PLL Timing Specifications
Updated technical content throughout.
Updated technical content throughout.
Updated the
Updated
Added document to the Cyclone II Device Handbook.
Added document revision history.
Added V
Table
Updated
Updated the maximum V
“A” devices in
Updated R
Changed V
Updated LVPECL clock inputs in
Table
Updated
Updated C
Table
Updated
Updated
Added
derating factors.
Corrected calculation of the period based on a
640 Mbps data rate as 1562.5 ps in
Table
Updated
Updated V
Table
Updated chapter with extended temperature
information.
Table
5–1.
5–8.
5–13.
5–50.
5–54.
Table 5–46
CCA
Note (1)
Note (1)
“Timing Specifications”
Table
“PLL Timing Specifications”
“Differential I/O Standards”
CO
CONF
V R E F
I
5–54.
to I
minimum and maximum limitations in
range of 300–500 MHz in
Table
5–45.
i
information in
in
capacitance description in
in
to
Table
with information on toggle rate
Table
Table
5–2.
CC
5–3.
5–2.
5–12.
rise time for Cyclone II
Table
section.
Note (6)
5–3.
Note (2)
section.
section.
Note (3)
DC Characteristics and Timing Specifications
to
to
to
Cyclone II Device Handbook, Volume 1
5–75

Related parts for EP2C5F256C6N