EP20K400EFC672-2X Altera, EP20K400EFC672-2X Datasheet - Page 31

IC APEX 20KE FPGA 400K 672-FBGA

EP20K400EFC672-2X

Manufacturer Part Number
EP20K400EFC672-2X
Description
IC APEX 20KE FPGA 400K 672-FBGA
Manufacturer
Altera
Series
APEX-20K®r
Datasheet

Specifications of EP20K400EFC672-2X

Number Of Logic Elements/cells
16640
Number Of Labs/clbs
1664
Total Ram Bits
212992
Number Of I /o
488
Number Of Gates
1052000
Voltage - Supply
1.71 V ~ 1.89 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
672-FBGA
Family Name
APEX 20K
Number Of Usable Gates
400000
Number Of Logic Blocks/elements
16640
# Registers
104
# I/os (max)
488
Frequency (max)
223MHz
Process Technology
SRAM
Operating Supply Voltage (typ)
1.8V
Logic Cells
16640
Ram Bits
212992
Device System Gates
1052000
Operating Supply Voltage (min)
1.71V
Operating Supply Voltage (max)
1.89V
Operating Temp Range
0C to 85C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
672
Package Type
FC-FBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Other names
544-2095

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP20K400EFC672-2X
Manufacturer:
ALTERA
Quantity:
586
Part Number:
EP20K400EFC672-2X
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP20K400EFC672-2X
Manufacturer:
ALTERA
Quantity:
2
Part Number:
EP20K400EFC672-2X
Manufacturer:
ALTERA
0
Part Number:
EP20K400EFC672-2X
Manufacturer:
ALTERA
Quantity:
120
Part Number:
EP20K400EFC672-2X
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EP20K400EFC672-2XB
Manufacturer:
ALTERA
Quantity:
3 000
Part Number:
EP20K400EFC672-2XN
Manufacturer:
ALTERA
0
Altera Corporation
Figure 18. Deep Memory Block Implemented with Multiple ESBs
The ESB implements two forms of dual-port memory: read/write clock
mode and input/output clock mode. The ESB can also be used for
bidirectional, dual-port memory applications in which two ports read or
write simultaneously. To implement this type of dual-port memory, two
or four ESBs are used to support two simultaneous reads or writes. This
functionality is shown in
Figure 19. APEX 20K ESB Implementing Dual-Port RAM
Clock A
APEX 20K Programmable Logic Device Family Data Sheet
ESB
ESB
ESB
Address Decoder
address_a[]
data_a[]
we_a
clkena_a
Figure
Port A
19.
address_b[]
clkena_b
Port B
data_b[]
we_b
to System Logic
Clock B
31

Related parts for EP20K400EFC672-2X