MC68030FE33C Freescale Semiconductor, MC68030FE33C Datasheet - Page 30

no-image

MC68030FE33C

Manufacturer Part Number
MC68030FE33C
Description
IC MPU 32BIT ENHANCED 132-CQFP
Manufacturer
Freescale Semiconductor
Datasheet

Specifications of MC68030FE33C

Processor Type
M680x0 32-Bit
Speed
33MHz
Voltage
5V
Mounting Type
Surface Mount
Package / Case
132-CQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Features
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC68030FE33C
Manufacturer:
MOT
Quantity:
5 510
Part Number:
MC68030FE33C
Manufacturer:
FREE
Quantity:
94
Part Number:
MC68030FE33C
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MC68030FE33C
Manufacturer:
FREESCALE
Quantity:
20 000
Part Number:
MC68030FE33C1F91C
Manufacturer:
MOT
Quantity:
1
SECTION 1
MOTOROLA
The MC68030 is a second-generation full 32-bit enhanced microprocessor
from Motorola. The MC68030 is a member of the M68000 Family of devices
that combines a central processing unit (CPU) core, a data cache, an instruc-
tion cache, an enhanced bus controller, and a memory management unit
The MC68030 is upward object code compatible with the earlier members
coprocessor. Also, the internal functional blocks of this microprocessor are
The MC68030 fully supports the nonmultiplexed bus structure of the MC68020,
with 32 bits of address and 32 bits of data. The MC68030 bus has an enhanced
A block diagram of the MC68030 is shown in Figure 1-1. The instructions and
The bus controller manages the transfer of data between the CPU and mem-
INTRODUCTION
speeds beyond 20 MHz. The MC68030 is implemented with 32-bit registers
and data paths, 32-bit addresses, a rich instruction set, and versatile ad-
dressing modes.
of the M68000 Family and has the added features of an on-chip MMU, a data
cache, and an improved bus interface. It retains the flexible coprocessor
support through this interface with the MC68881 or MC68882 floating-point
designed to operate in parallel, allowing instruction execution to be over-
lapped. In addition to instruction execution, the internal caches, the on-chip
MMU, and the external bus controller all operate in parallel.
controller that supports both asynchronous and synchronous bus cycles and
burst data transfers, It also supports the MC68020 dynamic bus sizing mech-
anism that automatically determines device port sizes on a cycle-by-cycle
basis as the processor transfers operands to or from external devices.
data required by the processor are supplied from the internal caches when-
ever possible. The MMU translates the logical address generated by the
processor into a physical address utilizing its address translation cache (ATC).
ory or devices at the physical address.
(MMU) in a single VLSl device. The processor is designed to operate at clock
interface pioneered in the MC68020 and provides full IEEE floating-point
MC68030 USER'S MANUAL
1-1
Iii

Related parts for MC68030FE33C