XPC8260CZUHFBC Freescale Semiconductor, XPC8260CZUHFBC Datasheet - Page 22

IC MPU POWERQUICC II 480-TBGA

XPC8260CZUHFBC

Manufacturer Part Number
XPC8260CZUHFBC
Description
IC MPU POWERQUICC II 480-TBGA
Manufacturer
Freescale Semiconductor
Series
PowerQUICC IIr
Datasheets

Specifications of XPC8260CZUHFBC

Processor Type
MPC82xx PowerQUICC II 32-bit
Speed
166MHz
Voltage
2.5V
Mounting Type
Surface Mount
Package / Case
480-TBGA
Core Size
32 Bit
Program Memory Size
32KB
Cpu Speed
133MHz
Embedded Interface Type
I2C, MII, SPI, TDM, UTOPIA
Digital Ic Case Style
TBGA
No. Of Pins
480
Rohs Compliant
No
Family Name
MPC82XX
Device Core
PowerQUICC II
Device Core Size
32b
Frequency (max)
166MHz
Instruction Set Architecture
RISC
Supply Voltage 1 (typ)
1.8V
Operating Supply Voltage (max)
1.9V
Operating Supply Voltage (min)
1.7V
Operating Temp Range
-40C to 105C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
480
Package Type
TBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Features
-
Lead Free Status / Rohs Status
Not Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XPC8260CZUHFBC
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Electrical and Thermal Characteristics
Table 12
22
JTAG external clock frequency of operation
JTAG external clock cycle time
JTAG external clock pulse width measured at 1.4V
JTAG external clock rise and fall times
TRST assert time
Input setup times
Input hold times
Output valid times
Output hold times
JTAG external clock to output high impedance
1
2
3
4
5
6
7
All outputs are measured from the midpoint voltage of the falling/rising edge of t
in question. The output timings are measured at the pins. All output timings assume a purely resistive 50-Ω load.
Time-of-flight delays must be added for trace lengths, vias, and connectors in the system.
The symbols used for timing specifications herein follow the pattern of t
(reference)(state)
t
(V) relative to the t
timing (JT) with respect to the time data input signals (D) went invalid (X) relative to the t
going to the high (H) state. Note that, in general, the clock reference symbol representation is based on three letters
representing the clock of a particular functional. For rise and fall times, the latter convention is used with the
appropriate letter: R (rise) or F (fall).
TRST is an asynchronous level sensitive signal. The setup time is for test purposes only.
Non-JTAG signal input timing with respect to t
Non-JTAG signal output timing with respect to t
Guaranteed by design.
Guaranteed by design and device characterization.
MPC8260A PowerQUICC™ II Integrated Communications Processor Hardware Specifications, Rev. 2.0
JTDVKH
lists the JTAG timings.
symbolizes JTAG device timing (JT) with respect to the time data input signals (D) reaching the valid state
The UPM machine outputs change on the internal tick determined by the
memory controller programming; the AC specifications are relative to the
internal tick. Note that SDRAM and GPCM machine outputs change on
CLKin’s rising edge.
for inputs and t(
JTG
Parameter
clock reference (K) going to the high (H) state or setup time. Also, t
(first two letters of functional block)(reference)(state)(signal)(state)
Boundary-scan data
Boundary-scan data
Boundary-scan data
Boundary-scan data
Boundary-scan data
Table 12. JTAG Timings
TMS, TDI
TMS, TDI
TCLK
TDO
TDO
TDO
TCLK
.
.
NOTE
t
Symbol
JTGR
t
t
t
t
t
t
t
t
t
t
t
JTDXKH
JTDVKH
JTKHKL
JTKLDV
JTKLOV
JTKLDX
JTKLOX
JTKLDZ
JTKLOZ
JTIVKH
JTIXKH
t
t
TRST
f
t
JTGF
JTG
JTG
and
2
1
Min
(first two letters of functional block)(signal)(state)
40
20
25
10
10
0
0
4
4
1
1
1
1
TCLK
Max
25
25
25
25
25
for outputs. For example,
5
to the midpoint of the signal
JTDXKH
JTG
clock reference (K)
Freescale Semiconductor
MHz
Unit
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
symbolizes JTAG
Notes
3, 6
4, 7
4, 7
4, 7
4, 7
5, 7
5. 7
5, 7
5, 7
5, 6
5, 6
6

Related parts for XPC8260CZUHFBC