CS4299-JQZ Cirrus Logic Inc, CS4299-JQZ Datasheet - Page 7

IC CODEC AC 97 W/SRC 48LQFP

CS4299-JQZ

Manufacturer Part Number
CS4299-JQZ
Description
IC CODEC AC 97 W/SRC 48LQFP
Manufacturer
Cirrus Logic Inc
Series
SoundFusion™r
Type
Audio Codec '97r
Datasheet

Specifications of CS4299-JQZ

Package / Case
48-LQFP
Data Interface
Serial
Resolution (bits)
18 b, 20 b
Number Of Adcs / Dacs
1 / 1
Sigma Delta
Yes
Dynamic Range, Adcs / Dacs (db) Typ
85 / 87
Voltage - Supply, Analog
4.75 V ~ 5.25 V
Voltage - Supply, Digital
3.3 V ~ 5 V
Operating Temperature
0°C ~ 70°C
Mounting Type
Surface Mount
Number Of Adc Inputs
8
Number Of Dac Outputs
3
Conversion Rate
48 KSPS
Interface Type
AC97
Resolution
18 bit, 20 bit
Operating Supply Voltage
3.3 V, 5 V
Maximum Operating Temperature
+ 70 C
Mounting Style
SMD/SMT
Minimum Operating Temperature
0 C
Number Of Channels
1 ADC/1 DAC
Supply Current
10 mA
Thd Plus Noise
- 74 dB
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant
Other names
598-1044

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CS4299-JQZ
Manufacturer:
CIRRUS
Quantity:
5 008
Part Number:
CS4299-JQZ
Manufacturer:
CIRRUSLOG
Quantity:
2 297
Part Number:
CS4299-JQZ
Manufacturer:
CRYSTAL
Quantity:
455
Part Number:
CS4299-JQZ
Manufacturer:
Cirrus Logic Inc
Quantity:
10 000
Part Number:
CS4299-JQZ
Manufacturer:
CIRRUS
Quantity:
20 000
Company:
Part Number:
CS4299-JQZ
Quantity:
1 350
Part Number:
CS4299-JQZR
Manufacturer:
ON
Quantity:
2 245
Part Number:
CS4299-JQZR
Manufacturer:
Cirrus Logic Inc
Quantity:
10 000
DS319PP6
AC ’97 SERIAL PORT TIMING
AVdd = 5.0 V, DVdd = 3.3 V; C
RESET Timing
RESET# active low pulse width
RESET# inactive to BIT_CLK start-up delay
1st SYNC active to CODEC READY set
Vdd stable to Reset inactive
Clocks
BIT_CLK frequency
BIT_CLK period
BIT_CLK output jitter (depends on XTAL_IN source)
BIT_CLK high pulse width
BIT_CLK low pulse width
SYNC frequency
SYNC period
SYNC high pulse width
SYNC low pulse width
Data Setup and Hold
Output Propagation delay from rising edge of BIT_CLK
Input setup time from falling edge of BIT_CLK
Input hold time from falling edge of BIT_CLK
Input Signal rise time
Input Signal fall time
Output Signal rise time
Output Signal fall time
Misc. Timing Parameters
End of Slot 2 to BIT_CLK, SDATA_IN low (PR4)
SYNC pulse width (PR4) Warm Reset
SYNC inactive (PR4) to BIT_CLK start-up delay
Setup to trailing edge of RESET# (ATE test mode) (Note 4) T
Rising edge of RESET# to Hi-Z delay
Parameter
L
= 55 pF load.
Standard test conditions unless otherwise noted: T
(Note 4)
(Note 4)
(Note 4)
T
T
T
T
sync_period
T
T
T
T
Symbol
T
T
T
clk_period
T
sync_high
s2_pdown
T
sync2crd
sync_low
T
sync_pr4
setup2rst
vdd2rst#
sync2clk
clk_high
F
T
T
clk_low
T
T
rst_low
rst2clk
T
F
isetup
T
T
orise
sync
ihold
irise
ofall
ifall
clk
co
off
162.8
Min
100
1.0
1.0
36
36
10
15
8
0
2
2
2
2
-
-
-
-
-
-
-
-
-
-
-
12.288
40.0
62.5
81.4
20.8
19.5
40.7
40.7
Typ
285
1.3
.28
48
10
4
4
-
-
-
-
-
-
-
-
-
-
ambient
Max
750
1.0
45
45
12
25
6
6
6
6
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
CS4299
= 25° C,
CS4299
MHz
Unit
kHz
µs
µs
µs
µs
µs
µs
µs
µs
µs
ns
ps
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
7
7

Related parts for CS4299-JQZ