LM4549BVHX/NOPB National Semiconductor, LM4549BVHX/NOPB Datasheet - Page 23

IC AUDIO CODEC 2MULTICH 48-LQFP

LM4549BVHX/NOPB

Manufacturer Part Number
LM4549BVHX/NOPB
Description
IC AUDIO CODEC 2MULTICH 48-LQFP
Manufacturer
National Semiconductor
Type
Audio Codec '97r
Datasheet

Specifications of LM4549BVHX/NOPB

Data Interface
Serial
Resolution (bits)
18 b
Number Of Adcs / Dacs
2 / 2
Sigma Delta
Yes
Dynamic Range, Adcs / Dacs (db) Typ
90 / 89
Voltage - Supply, Analog
4.2 V ~ 5.5 V
Voltage - Supply, Digital
3.3 V ~ 5.5 V
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
48-LQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
LM4549BVHX

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LM4549BVHX/NOPB
Manufacturer:
TI/NS
Quantity:
25
Part Number:
LM4549BVHX/NOPB
Manufacturer:
Texas Instruments
Quantity:
10 000
Part Number:
LM4549BVHX/NOPB
Manufacturer:
TI/德州仪器
Quantity:
20 000
Register Descriptions
RECORD GAIN REGISTER (1Ch)
This register controls the input levels for both channels of the
stereo ADC. The inputs come from the Record Select Mux
and are selected via the Record Select Control register, 1Ah.
The gain of each channel can be individually programmed
from 0dB to +22.5 dB in 1.5 dB steps. Both channels can
also be muted by setting the MSB to 1.
GENERAL PURPOSE REGISTER (20h)
This register controls many miscellaneous functions imple-
mented on the LM4549B. The miscellaneous control bits
include POP which allows the DAC output to bypass the
National 3D Sound circuitry, 3D which enables or disables
the National 3D Sound circuitry, MIX which selects the MO-
NO_OUT source, MS which controls the Microphone Selec-
tion mux and LPBK which connects the output of the stereo
ADC to the input of the stereo DAC. LPBK provides a
mixed-mode analog and digital loopback path between ana-
log inputs and analog outputs. This is an 18 bit digital loop-
back at 48 kHz, bypassing the SRC logic, even if a sample
rate other than 48 kHz is selected.
3D CONTROL REGISTER (22h)
This read-only (0101h) register indicates, in accordance with
the AC ’97 Rev 2.1 Specification, the fixed depth and center
characteristics of the National 3D Sound stereo enhance-
ment.
Default: 0000h
Default: 8000h
Default: 0000h
SR2:SR0
LPBK
Mute
POP
MIX
BIT
MS
3D
6
7
0
0
1
PCM Out Path:
National 3D Sound:
Mono output select:
Mic select:
ADC/DAC Loopback: *0 = No Loopback
Record Gain Register (1Ch)
Gx3:Gx0
XXXX
0000
1111
Source for Right Channel ADC
Mono Mix
PHONE input
22.5 dB gain
0 dB gain
*mute
Function
*0 = 3D allowed
*0 = off
*0 = Mix
*0 = MIC1
1 = 3D bypassed
1 = on
1 = Mic
1 = MIC2
1 = Loopback
(Continued)
Function
23
POWERDOWN CONTROL / STATUS REGISTER (26h)
This read/write register is used both to monitor subsystem
readiness and also to program the LM4549B powerdown
states. The 4 LSBs indicate status and 7 of the 8 MSBs
control powerdown.
The 4 LSBs of this register indicate the status of the 4 audio
subsections of the codec: Reference voltage, Analog mixers
and amplifiers, DAC section, ADC section. When the "Codec
Ready" indicator bit in the AC Link Input Frame (SDATA_IN:
slot 0, bit 15) is a "1", it indicates that the AC Link and AC ’97
registers are in a fully operational state and that control and
status information can be transferred. It does NOT indicate
that the codec is ready to send or receive audio PCM data or
to pass signals through the analog I/O and mixers. To deter-
mine that readiness, the Controller must check that the 4
LSBs of this register are set to “1” indicating that the appro-
priate audio subsections are ready.
The powerdown bits PR0 – PR5 control internal subsections
of the codec. They are implemented in compliance with AC
’97 Rev 2.1 to support the standard device power manage-
ment states D0 – D3 as defined in the ACPI and PCI Bus
Power Management Specification.
PR0 controls the powerdown state of the ADC and associ-
ated sampling rate conversion circuitry. PR1 controls power-
down for the DAC and the DAC sampling rate conversion
circuitry. PR2 powers down the mixer circuits (MIX1, MIX2,
National 3D Sound, Mono Out, Line Out). PR3 powers down
V
powers down the AC Link digital interface – see Figure 8 for
signal powerdown timing. PR5 disables internal clocks. PR6
is not used. EAPD controls the External Amplifier Power-
Down bit.
EXTENDED AUDIO ID REGISTER (28h)
This read-only (X001h) register identifies which AC ’97 Ex-
tended Audio features are supported. The LM4549B features
VRA (Variable Rate Audio) and ID1, ID0 (Multiple Codec
REF
Default: 000Fh If ready; otherwise 000Xh
BIT#
BIT#
10
11
12
13
14
15
in addition to all the same mixer circuits as PR2. PR4
0
1
2
3
8
9
EAPD
ADC
DAC
REF
ANL
PR0
PR1
PR2
PR3
PR4
PR5
PR6
BIT
BIT
Not Used
External Amplifier PowerDown
*0 = Set EAPD Pin to 0 (pin 47)
1 = ADC section ready to
1 = DAC section ready to
1 = Analog mixers ready
1 = V
1 = Powerdown ADCs and
1 = Powerdown DACs
1 = Powerdown Analog Mixer
1 = Powerdown Analog Mixer
1 = Powerdown AC Link digital
1 = Disable Internal Clock
Function: Powerdown
transmit data
accept data
Record Select Mux
(V
(V
interface (BIT_CLK off)
REF
Function: Status
REF
REF
is up to nominal level
still on)
off)
www.national.com

Related parts for LM4549BVHX/NOPB