PAC-POWR1220AT8-HS-EVN Lattice, PAC-POWR1220AT8-HS-EVN Datasheet - Page 22

no-image

PAC-POWR1220AT8-HS-EVN

Manufacturer Part Number
PAC-POWR1220AT8-HS-EVN
Description
Supervisory Circuits Pwr Mgr Hercules Std Development Kit
Manufacturer
Lattice
Series
ispPAC®, MachXO, Herculesr

Specifications of PAC-POWR1220AT8-HS-EVN

Silicon Manufacturer
Lattice Semiconductor
Kit Application Type
Power Management
Application Sub Type
Power Manager
Kit Contents
Preloaded Board, Eval Board, AC Adapter, USB Connector Cable
Rohs Compliant
Yes
Main Purpose
Power Management, ORing Controller / Hot Swap Controller
Embedded
Yes, Other
Utilized Ic / Part
ispPAC-POWR1220AT8, LCMXO2280
Primary Attributes
-
Secondary Attributes
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
Lattice Semiconductor
Figure 1-11. ispPAC-POWR1220AT8 Macrocell Block Diagram
Clock and Timer Functions
Figure 1-12 shows a block diagram of the ispPAC-POWR1220AT8’s internal clock and timer systems. The master
clock operates at a fixed frequency of 8MHz, from which a fixed 250kHz PLD clock is derived.
Figure 1-12. Clock and Timer System
The internal oscillator runs at a fixed frequency of 8 MHz. This signal is used as a source for the PLD and timer
clocks. It is also used for clocking the comparator outputs and clocking the digital filters in the voltage monitor cir-
PT4
PT3
PT2
PT1
PT0
Clock
Polarity
Block Init Product Term
Oscillator
Internal
8MHz
SW0
Global Polarity Fuse for
Init Product Term
SW1
MCLK
Product Term Allocation
Global Reset
32
SW2
1-22
PLDCLK
Power On Reset
Timer 0
Timer 1
Timer 2
Timer 3
ispPAC-POWR1220AT8 Data Sheet
Macrocell flip-flop provides
D, T, or combinatorial
output with polarity
D/T
PLD Clock
R
CLK
To/From
P
Q
PLD
To ORP

Related parts for PAC-POWR1220AT8-HS-EVN