ZL2106ALCFTK Intersil, ZL2106ALCFTK Datasheet - Page 14

no-image

ZL2106ALCFTK

Manufacturer Part Number
ZL2106ALCFTK
Description
6A Digital DC-DC Converter W/ DDC - TR1K
Manufacturer
Intersil
Series
-r
Type
Step-Down (Buck), PWM - Voltage Moder
Datasheet

Specifications of ZL2106ALCFTK

Internal Switch(s)
Yes
Synchronous Rectifier
Yes
Number Of Outputs
1
Voltage - Output
0.54 V ~ 5.5 V
Current - Output
6A
Frequency - Switching
200kHz ~ 1MHz
Voltage - Input
4.5 V ~ 14 V
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
36-VFQFN Exposed Pad
Lead Free Status / Rohs Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ZL2106ALCFTK
Manufacturer:
INTERSIL
Quantity:
201
The soft-start delay period begins when the EN pin is asserted
and ends when the delay time expires. The soft-start delay period
is set using the SS pin. Precise ramp delay timing mode reduces
the delay time variations and is available when the appropriate
bit in the MISC_CONFIG register had been set. Please refer to
Application Note AN2033 for details.
The soft-start ramp timer enables a precisely controlled ramp to
the nominal V
expired. The ramp-up is guaranteed monotonic and its slope may
be precisely set using the SS pin. Using the pin-strap method, the
soft-start delay and ramp times can be set to one of three
standard values according to Table 5.
If the desired soft-start delay and ramp times are not one of the
values listed in Table 5, the times can be set to a custom value by
connecting a resistor from the SS pin to SGND using the
appropriate resistor value from Table 6. The value of this resistor
is measured upon start-up or Restore and will not change if the
resistor is varied after power has been applied to the ZL2106
(see Figure 15).
The soft-start delay and ramp times can also be set to custom
values via the I
set to 0ms, the device will begin its ramp-up after the internal
circuitry has initialized (~2ms). When the soft-start ramp period
is set to 0ms, the output will ramp up as quickly as the output
load capacitance and loop settings will allow. It is generally
recommended to set the soft-start ramp to a value greater than
500µs to prevent inadvertent fault conditions due to excessive
inrush current.
SS PIN SETTING
OPEN
HIGH
LOW
TABLE 5. SOFT-START DELAY AND RAMP SETTINGS
FIGURE 15. SS PIN RESISTOR CONNECTIONS
OUT
2
C/SMBus interface. When the SS delay time is
value that begins once the delay period has
DELAY AND
RAMP TIME
R
SS
14
(ms)
ZL
10
2
5
UVLO
7.5V
ZL2106
(kΩ)
12.1
13.3
14.7
16.2
19.6
21.5
23.7
26.1
28.7
31.6
34.8
38.3
42.2
46.4
51.1
56.2
61.9
68.1
82.5
90.9
17.8
100
110
121
133
162
147
R
10
11
75
SS
TABLE 6. DELAY AND RAMP CONFIGURATION
DELAY
TIME
(ms)
10
20
10
20
10
20
10
20
10
20
10
20
10
20
10
20
10
20
10
20
5
5
5
5
5
5
5
5
5
5
RAMP
TIME
(ms)
10
10
20
10
20
5
2
5
2
5
UVLO
4.5
5.5
7.5
(V)
FN6852.4

Related parts for ZL2106ALCFTK