ADV7321KSTZ Analog Devices Inc, ADV7321KSTZ Datasheet - Page 34

IC VID ENC 6-12BIT DAC'S 64LQFP

ADV7321KSTZ

Manufacturer Part Number
ADV7321KSTZ
Description
IC VID ENC 6-12BIT DAC'S 64LQFP
Manufacturer
Analog Devices Inc
Type
Video Encoderr
Datasheet

Specifications of ADV7321KSTZ

Applications
EVD, DVD, SD/PS/HDTV
Voltage - Supply, Analog
2.5V
Voltage - Supply, Digital
2.5V
Mounting Type
Surface Mount
Package / Case
64-LQFP
Input Format
Digital
Output Format
Analog
Supply Voltage Range
2.375V To 2.625V
Operating Temperature Range
0°C To +70°C
Tv / Video Case Style
LQFP
No. Of Pins
64
Msl
MSL 1 - Unlimited
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ADV7321KSTZ
Manufacturer:
Micrel
Quantity:
2 023
Part Number:
ADV7321KSTZ
Manufacturer:
ADI
Quantity:
329
Part Number:
ADV7321KSTZ
Manufacturer:
Analog Devices Inc
Quantity:
10 000
Part Number:
ADV7321KSTZ
Manufacturer:
ADI/亚德诺
Quantity:
20 000
ADV7320/ADV7321
Table 17. Registers 0x4A to 0x58
SR7–
SR0
0x4A
0x4B
0x4C
0x4D
0x4E
0x4F
0x50
0x51
0x52
0x53
0x54
0x55
0x56
0x57
0x58
1
For precise NTSC F
Register
SD Timing
Register 0
SD Timing
Register 1
SD F
SD F
SD F
SD F
SD F
SD Closed
Captioning
SD Closed
Captioning
SD Closed
Captioning
SD Closed
Captioning
SD Pedestal
Register 0
SD Pedestal
Register 1
SD Pedestal
Register 2
SD Pedestal
Register 3
SC
SC
SC
SC
SC
Register 0
Register 1
Register 2
Register 3
Phase
SC
, this register should be programmed to 0x1F.
1
Bit Description
SD Slave/Master Mode
SD Timing Mode
SD BLANK Input
SD Luma Delay
SD Min. Luma Value
SD Timing Reset
SD HSYNC Width
SD HSYNC to VSYNC
Delay
SD HSYNC to VSYNC
Rising Edge Delay
(Mode 1 Only)
VSYNC Width
(Mode 2 Only)
HSYNC to Pixel
Data Adjust
Extended Data on
Even Fields
Extended Data on
Even Fields
Data on Odd Fields
Data on Odd Fields
Pedestal on Odd Fields
Pedestal on Odd Fields
Pedestal on Even Fields
Pedestal on Even Fields
HSYNC
VSYNC
t
LINE 1
B
t
A
Bit 7
x
0
0
1
1
x
x
x
x
x
x
x
x
x
17
25
17
25
Figure 48. Timing Register 1 in PAL Mode
16
24
Bit 6
0
1
0
0
1
0
1
x
x
x
x
x
x
x
x
x
16
24
Rev. A | Page 34 of 88
Bit 5
0
0
1
1
0
x
x
0
0
1
1
x
x
x
x
x
15
23
15
23
x
x
x
x
Bit 4
0
1
0
1
0
0
1
0
1
0
1
x
x
x
x
x
x
x
x
x
14
22
14
22
Bit 3
0
1
0
0
0
1
1
x
x
x
x
x
x
x
x
x
13
21
13
21
Bit 2
0
0
1
1
0
0
1
0
1
x
x
x
x
x
x
x
x
x
12
20
12
20
t
C
LINE 313
Bit 1
0
1
0
1
0
0
0
1
1
x
x
x
x
x
x
x
x
x
11
19
11
19
Bit 0
0
1
0
0
1
0
1
x
x
x
x
x
x
x
x
x
10
18
10
18
LINE 314
Register Setting
Slave mode.
Master mode.
Mode 0.
Mode 1.
Mode 2.
Mode 3.
Enabled.
Disabled.
No delay.
2 clock cycles.
4 clock cycles.
6 clock cycles.
−40 IRE.
−7.5 IRE.
A low-high-low transition resets
the internal SD timing counters.
T
T
T
T
T
T
T
T
T
T
1 clock cycle.
4 clock cycles.
16 clock cycles.
128 clock cycles.
0 clock cycles.
1 clock cycle.
2 clock cycles.
3 clock cycles.
Subcarrier Frequency Bits 7 to 0.
Subcarrier Frequency Bits 15 to 8.
Subcarrier Frequency Bits 23 to 16.
Subcarrier Frequency Bits 31 to 24.
Subcarrier Phase Bits 9 to 2.
Extended Data Bits 7 to 0.
Extended Data Bits 15 to 8.
Data Bits 7 to 0.
Data Bits 15 to 8.
Setting any of these bits to 1
disables pedestal on the line num-
ber indicated by the bit settings.
a
a
a
a
b
b
b
b
c
c
= 1 clock cycle.
= 4 clock cycles.
= 16 clock cycles.
= 128 clock cycles.
= T
= T
= 0 clock cycle.
= 4 clock cycles.
= 8 clock cycles.
= 18 clock cycles.
b
b
.
+ 32 μs.
Reset
Value
0x08
0x00
0x1E
0x7C
0xF0
0x21
0x00
0x00
0x00
0x00
0x00
0x00
0x00
0x00
0x00
1

Related parts for ADV7321KSTZ