TLE72422GXT Infineon Technologies, TLE72422GXT Datasheet - Page 15

no-image

TLE72422GXT

Manufacturer Part Number
TLE72422GXT
Description
Manufacturer
Infineon Technologies
Datasheet

Specifications of TLE72422GXT

Operating Temperature (max)
150C
Operating Temperature (min)
-40C
Pin Count
28
Mounting
Surface Mount
Screening Level
Automotive
Lead Free Status / Rohs Status
Compliant
5.2
All digital inputs are compatible with 3.3 V and 5 V I/O logic levels. The supply voltage for the SPI output SO is the
V_SIGNAL pin. All digital inputs are pulled to a known state by a weak internal current source or current sink when
not connected. However, unused digital input pins should be connected to ground or to V_SIGNAL (according to
the desired functionality) by an external connection or resistor. All input pin weak internal current sources are
supplied by the V_SIGNAL pin.
The RESET_B pin is an active low input pin. When this pin is low, all channels are off, and all internal registers
are reset to their default states. The device must be held in reset by an external source until all the power supplies
have stabilized. The IC contains an internal power on and undervoltage reset which becomes active when V5D or
V5A fall below the undervoltage reset threshold (VUVA, VUVD).
The ENABLE pin is an active high input pin which must be held high for normal operation of the device. When this
pin is held low all channels are either turned off or will remain in the last state, depending on how the enable
behavior of the channel is programmed via SPI. The default condition is that all channels are turned off when the
ENABLE pin is low.
The CLK pin is the main clock input for the device. The input thresholds are compatible with 3.3 V and 5.0 V logic
levels. No synchronization is required between the clock signal connected to the CLK pin and the SPI clock signal
(SCK). All frequencies of operation (PWM signals, A/D sampling, diagnostics, etc.) are based on this clock input.
Also, this clock is required in order for the device to accept and respond to SPI messages.
Figure 9
The PHASE_SYNC pin is an input pin that can be used by the microcontroller to synchronize the PWM control
signals of multiple channels. The desired phase delay between the rising edge of the signal applied to the
PHASE_SYNC pin and the rising edge of the PWM signal of each channel can be programmed independently via
SPI message #2. The equation for calculating the offset is:
Each time the phase sequence occurs, the IC will latch a bit which is reported via the response to SPI message
#11. (See SPI interface section for bit/message location.) This latch is cleared when the message is read.
Note: The PWM periods are restarted when a rising edge is detected on the PHASE_SYNC pin. A periodic pulse
Data Sheet
train on this pin will disturb the current regulation.
Input / Output
CLK Timing Diagram
CLK
VIH
VIL
max
min
T
offset
=
PhaseSynch
1/f
32
15
Functional Description and Electrical Characteristics
clk
*
F
PWM
Offset
t
15
t
14
Rev. 1.0, 2008-07-09
TLE7242-2G

Related parts for TLE72422GXT