CY7C67200-48BAI Cypress Semiconductor Corp, CY7C67200-48BAI Datasheet - Page 46

no-image

CY7C67200-48BAI

Manufacturer Part Number
CY7C67200-48BAI
Description
Manufacturer
Cypress Semiconductor Corp
Datasheet

Specifications of CY7C67200-48BAI

Operating Temperature (min)
-40C
Operating Temperature Classification
Industrial
Operating Temperature (max)
85C
Package Type
FBGA
Rad Hardened
No
Lead Free Status / Rohs Status
Not Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CY7C67200-48BAI
Manufacturer:
CYPRESS
Quantity:
1 500
Part Number:
CY7C67200-48BAI
Manufacturer:
CYPRESS
Quantity:
250
Part Number:
CY7C67200-48BAI
Manufacturer:
CYP
Quantity:
20 000
Document #: 38-08014 Rev. *G
HSS Transmit Gap Register [0xC074] [R/W]
Register Description
The HSS Transmit Gap register is only valid in block transmit mode. It allows for a programmable number of stop bits to be inserted
thus overwriting the One Stop Bit in the HSS Control register. The default reset value of this register is 0x0009, equivalent to two
stop bits.
Transmit Gap Select (Bits [7:0])
The Transmit Gap Select field sets the inactive time between transmitted bytes. The inactive time = (Transmit Gap Select – 7) *
bit time. Therefore an Transmit Gap Select Value of 8 is equal to having one Stop bit.
Reserved
All reserved bits must be written as ‘0’.
HSS Data Register [0xC076] [R/W]
Register Description
The HSS Data register contains data received on the HSS port (not for block receive mode) when read. This receive data is valid
when the Receive Ready bit of the HSS Control register is set to ‘1’. Writing to this register initiates a single byte transfer of data.
The Transmit Ready Flag in the HSS Control register must read ‘1’ before writing to this register (this avoids disrupting the
previous/current transmission).
Data (Bits [7:0])
The Data field contains the data received or to be transmitted on the HSS port.
Reserved
All reserved bits must be written as ‘0’.
Bit #
Field
Read/Write
Default
Bit #
Field
Read/Write
Default
Bit #
Field
Read/Write
Default
Bit #
Field
Read/Write
Default
R/W
R/W
15
15
X
X
0
7
0
7
-
-
R/W
R/W
14
14
X
6
X
0
6
0
-
-
Figure 50. HSS Transmit Gap Register
R/W
R/W
Figure 51. HSS Data Register
13
13
X
X
5
0
5
0
-
-
R/W
Transmit Gap Select
R/W
12
12
X
0
X
4
4
0
-
-
Reserved
Reserved
Data
R/W
R/W
11
11
X
0
X
3
3
1
-
-
R/W
R/W
10
10
X
X
0
2
2
0
-
-
R/W
R/W
X
1
X
9
0
9
-
1
0
-
CY7C67200
Page 46 of 78
R/W
R/W
X
X
0
8
0
8
-
-
0
1
[+] Feedback

Related parts for CY7C67200-48BAI