AT32UC3C0128C Atmel Corporation, AT32UC3C0128C Datasheet - Page 814

no-image

AT32UC3C0128C

Manufacturer Part Number
AT32UC3C0128C
Description
Manufacturer
Atmel Corporation
Datasheets

Specifications of AT32UC3C0128C

Flash (kbytes)
128 Kbytes
Pin Count
144
Max. Operating Frequency
66 MHz
Cpu
32-bit AVR
Hardware Qtouch Acquisition
No
Max I/o Pins
123
Ext Interrupts
144
Usb Transceiver
1
Quadrature Decoder Channels
2
Usb Speed
Full Speed
Usb Interface
Device + OTG
Spi
7
Twi (i2c)
3
Uart
5
Can
2
Lin
5
Ssc
1
Ethernet
1
Graphic Lcd
No
Video Decoder
No
Camera Interface
No
Adc Channels
16
Adc Resolution (bits)
12
Adc Speed (ksps)
2000
Analog Comparators
4
Resistive Touch Screen
No
Dac Channels
4
Dac Resolution (bits)
12
Temp. Sensor
No
Crypto Engine
No
Sram (kbytes)
36
Self Program Memory
YES
External Bus Interface
1
Dram Memory
sdram
Nand Interface
No
Picopower
No
Temp. Range (deg C)
-40 to 85
I/o Supply Class
3.0 to 3.6 or 4.5 to 5.5
Operating Voltage (vcc)
3.0 to 3.6 or 4.5 to 5.5
Fpu
Yes
Mpu / Mmu
Yes / No
Timers
6
Output Compare Channels
22
Input Capture Channels
12
Pwm Channels
20
32khz Rtc
Yes
Calibrated Rc Oscillator
Yes

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AT32UC3C0128C-ALUR
Manufacturer:
Atmel
Quantity:
10 000
Part Number:
AT32UC3C0128C-ALUT
Manufacturer:
Atmel
Quantity:
10 000
Part Number:
AT32UC3C0128C-ALUT
Manufacturer:
ATMEL/爱特梅尔
Quantity:
20 000
30.8.2
Name:
Access Type:
Offset:
Reset Value:
The Mode Register should only be written when the IISC is stopped, in order to avoid unwanted glitches on the IWS, ISCK,
and ISDO outputs. The proper sequence is to write the MR register, then write the CR register to enable the IISC, or to dis-
able the IISC before writing a new value into MR.
• IWS24: IWS TDM Slot Width
• IMCKMODE: Master Clock Mode
• IMCKFS: Master Clock to fs Ratio
Table 30-4.
32117C–AVR-08/11
fs Ratio
128 fs
192fs
16 fs
32 fs
64 fs
48fs
96fs
IWS24
31
23
15
7
-
0: IWS slot is 32-bit wide for DATALENGTH=18/20/24-bit
1: IWS slot is 24-bit wide for DATALENGTH=18/20/24-bit
Refer to
0: No Master Clock generated (generic clock is used as ISCK output)
1: Master Clock generated (generic clock is used as IMCK output)
Warning: if IMCK frequency is the same as ISCK, IMCKMODE should not be written as one. Refer to
Clock and Word Select Generation” on page 806
Master Clock frequency is 8*(NBCHAN+1)*(IMCKFS+1) times the sample rate, i.e. IWS frequency:
Mode Register
FORMAT
2 channels
TDMFS
Master Clock to Sampling Frequency (fs) Ratio
11
Table 30-2, “Slot Length,” on page
0
1
2
3
5
7
IMCKMODE
TXSAME
30
22
14
MR
Read/Write
0x04
0x00000000
6
4 channels
0
1
2
3
5
-
-
IMCKFS
TXDMA
29
21
13
5
-
-
6 channels
0
1
3
-
-
-
-
807.
TXMONO
8 channels
28
20
12
and
4
-
0
1
2
Table 30-2, “Slot Length,” on page
-
-
-
-
DATALENGTH
27
19
11
3
-
IMCKFS
RXLOOP
26
18
10
2
807.
NBCHAN
RXDMA
25
17
9
1
-
Section 30.6.6 ”Serial
AT32UC3C
RXMONO
MODE
24
16
8
0
814

Related parts for AT32UC3C0128C