AT32UC3C2256C Atmel Corporation, AT32UC3C2256C Datasheet - Page 81

no-image

AT32UC3C2256C

Manufacturer Part Number
AT32UC3C2256C
Description
Manufacturer
Atmel Corporation
Datasheets

Specifications of AT32UC3C2256C

Flash (kbytes)
256 Kbytes
Pin Count
64
Max. Operating Frequency
66 MHz
Cpu
32-bit AVR
Hardware Qtouch Acquisition
No
Max I/o Pins
45
Ext Interrupts
64
Usb Transceiver
1
Quadrature Decoder Channels
1
Usb Speed
Full Speed
Usb Interface
Device + OTG
Spi
5
Twi (i2c)
2
Uart
4
Can
2
Lin
4
Ssc
1
Ethernet
1
Graphic Lcd
No
Video Decoder
No
Camera Interface
No
Adc Channels
11
Adc Resolution (bits)
12
Adc Speed (ksps)
2000
Analog Comparators
2
Resistive Touch Screen
No
Dac Channels
2
Dac Resolution (bits)
12
Temp. Sensor
No
Crypto Engine
No
Sram (kbytes)
68
Self Program Memory
YES
Dram Memory
No
Nand Interface
No
Picopower
No
Temp. Range (deg C)
-40 to 85
I/o Supply Class
3.0 to 3.6 or 4.5 to 5.5
Operating Voltage (vcc)
3.0 to 3.6 or 4.5 to 5.5
Fpu
Yes
Mpu / Mmu
Yes / No
Timers
3
Output Compare Channels
13
Input Capture Channels
6
Pwm Channels
14
32khz Rtc
Yes
Calibrated Rc Oscillator
Yes

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AT32UC3C2256C-A2UR
Manufacturer:
Cirrus
Quantity:
48
Part Number:
AT32UC3C2256C-A2UR
Manufacturer:
Atmel
Quantity:
10 000
Part Number:
AT32UC3C2256C-A2UT
Manufacturer:
Atmel
Quantity:
10 000
Part Number:
AT32UC3C2256C-A2ZR
Manufacturer:
Atmel
Quantity:
10 000
Part Number:
AT32UC3C2256C-A2ZT
Manufacturer:
Atmel
Quantity:
10 000
Part Number:
AT32UC3C2256C-U
Manufacturer:
ATMEL/爱特梅尔
Quantity:
20 000
Part Number:
AT32UC3C2256C-Z
Manufacturer:
ATMEL
Quantity:
261
Part Number:
AT32UC3C2256C-Z2UR
Manufacturer:
ATMEL
Quantity:
93
8.11
32002F–03/2010
Multiple data memory access instructions
These instructions perform multiple data accesses. The incremental accesses are performed as
word accesses. The number of cycles is dependent on the number of registers to load or store,
n. The issue latency must be modified as follows:
The instructions in this group will be aborted immediately if any interrupts are pending, in order
to limit the interrupt latency.
Table 8-8.
Mnemonics
ldm
ldm
ldmts
ldmts
popm
pushm
stm
stm
stmts
stmts
• LDM and POPM will use an additional cycle if testing of R12 is performed
• LDM and POPM that updates PC will cause a change-of-flow, which is performed in parallel
• The issue latency for HSB accesses increases if the HSB bus is busy or the slave inserts wait
with the pointer writeback and therefore has a penalty of only one cycle.
states.
Multiple data memory accesses
E
E
E
E
C
C
E
E
E
E
Operands
Rp, Reglist16
Rp++, Reglist16
Rp, Reglist16
Rp++, Reglist16
Reglist8
Reglist8
Rp, Reglist16
--Rp, Reglist16
Rp, Reglist16
--Rp, Reglist16
Description
Load multiple registers. R12 is
tested if PC is loaded. If PC is in the
register list, p=1, otherwise p=0.
Load multiple registers. R12 is
tested if PC is loaded.
Load multiple registers for task
switch.
Load multiple registers for task
switch.
Pop multiple registers from stack.
R12 is tested if PC is popped.
Store multiple registers.
Store multiple registers.
Store multiple registers for task
switch.
Store multiple registers for task
switch.
Push multiple registers to stack.
Issue
latency
IRAM
1+n+p
2+n
1+n
2+n
2+n
2+n
1+n
2+n
1+n
2+n
AVR32
Issue
latency
HSB
1+2n+p
1+2n
1+2n
1+2n
1+2n
3+n
2+n
3+n
2+n
3+n
81

Related parts for AT32UC3C2256C