ATxmega128B3 Atmel Corporation, ATxmega128B3 Datasheet - Page 106

no-image

ATxmega128B3

Manufacturer Part Number
ATxmega128B3
Description
Manufacturer
Atmel Corporation
Datasheets

Specifications of ATxmega128B3

Flash (kbytes)
128 Kbytes
Pin Count
64
Max. Operating Frequency
32 MHz
Cpu
8-bit AVR
# Of Touch Channels
16
Hardware Qtouch Acquisition
No
Max I/o Pins
36
Ext Interrupts
36
Usb Transceiver
1
Usb Speed
Full Speed
Usb Interface
Device
Spi
2
Twi (i2c)
1
Uart
1
Segment Lcd
100
Graphic Lcd
No
Video Decoder
No
Camera Interface
No
Adc Channels
8
Adc Resolution (bits)
12
Adc Speed (ksps)
2000
Analog Comparators
2
Resistive Touch Screen
No
Temp. Sensor
Yes
Crypto Engine
AES/DES
Sram (kbytes)
4
Eeprom (bytes)
2048
Self Program Memory
YES
Dram Memory
No
Nand Interface
No
Picopower
Yes
Temp. Range (deg C)
-40 to 85
I/o Supply Class
1.6 to 3.6
Operating Voltage (vcc)
1.6 to 3.6
Fpu
No
Mpu / Mmu
no / no
Timers
2
Output Compare Channels
6
Input Capture Channels
6
Pwm Channels
6
32khz Rtc
Yes
Calibrated Rc Oscillator
Yes

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ATxmega128B3-AU
Manufacturer:
Atmel
Quantity:
10 000
9.3
9.3.1
8291A–AVR–10/11
Reset Sequence
Reset Counter
Figure 9-1.
A reset request from any reset source will immediately reset the device and keep it in reset as
long as the request is active. When all reset requests are released, the device will go through
three stages before the device starts running again:
If another reset requests occurs during this process, the reset sequence will start over again.
The reset counter can delay reset release with a programmable period from when all reset
requests are released. The reset delay is timed from the 1kHz output of the ultra low power
(ULP) internal oscillator, and in addition 24 System clock
is released. The reset delay is set by the STARTUPTIME fuse bits. The selectable delays are
shown in
Table 9-1.
SUT[1:0]
• Reset counter delay
• Oscillator startup
• Oscillator calibration
00
01
10
11
Table
Number of 1kHz ULP Oscillator Clock Cycles
64K Clk
Reserved
24 Clk
4K Clk
BODLEVEL [2:0]
Pull-up Resistor
Reset system overview.
Reset delay.
9-1.
SYS
ULP
FILTER
SPIKE
ULP
+ 24 Clk
+ 24 Clk
SYS
SYS
Power-on Reset
SUT[1:0]
Brown-out
Watchdog
Oscillator
External
Software
Reset
Reset
Reset
Reset
Reset
ULP
PDI
Register (MCUSR)
MCU Status
Atmel AVR XMEGA B
(clk
Stable frequency at startup
Slowly rising power
-
Fast rising power or BOD enabled
Delay Counters
SYS
) cycles are counted before reset
Recommended Usage
TIMEOUT
106

Related parts for ATxmega128B3