ATxmega192A3 Atmel Corporation, ATxmega192A3 Datasheet - Page 97

no-image

ATxmega192A3

Manufacturer Part Number
ATxmega192A3
Description
Manufacturer
Atmel Corporation
Datasheets

Specifications of ATxmega192A3

Flash (kbytes)
192 Kbytes
Pin Count
64
Max. Operating Frequency
32 MHz
Cpu
8-bit AVR
# Of Touch Channels
16
Hardware Qtouch Acquisition
No
Max I/o Pins
50
Ext Interrupts
50
Usb Speed
No
Usb Interface
No
Spi
10
Twi (i2c)
2
Uart
7
Graphic Lcd
No
Video Decoder
No
Camera Interface
No
Adc Channels
16
Adc Resolution (bits)
12
Adc Speed (ksps)
2000
Analog Comparators
4
Resistive Touch Screen
No
Dac Channels
2
Dac Resolution (bits)
12
Temp. Sensor
Yes
Crypto Engine
AES/DES
Sram (kbytes)
16
Eeprom (bytes)
2048
Self Program Memory
YES
Dram Memory
No
Nand Interface
No
Picopower
Yes
Temp. Range (deg C)
-40 to 85
I/o Supply Class
1.6 to 3.6
Operating Voltage (vcc)
1.6 to 3.6
Fpu
No
Mpu / Mmu
no / no
Timers
7
Output Compare Channels
22
Input Capture Channels
22
Pwm Channels
22
32khz Rtc
Yes
Calibrated Rc Oscillator
Yes

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ATxmega192A3-AU
Manufacturer:
TOSHIBA
Quantity:
1 200
Part Number:
ATxmega192A3-AU
Manufacturer:
Atmel
Quantity:
10 000
Part Number:
ATxmega192A3-MH
Manufacturer:
TI/NSC
Quantity:
56
Part Number:
ATxmega192A3U-AU
Manufacturer:
MSDS
Quantity:
124
Part Number:
ATxmega192A3U-AU
Manufacturer:
Atmel
Quantity:
10 000
Part Number:
ATxmega192A3U-AUR
Manufacturer:
Atmel
Quantity:
10 000
8.3.4
8.3.5
8.4
8.5
8.5.1
8077H–AVR–12/09
Power Reduction Registers
Register Description – Sleep
Standby Mode
Extended Standby Mode
CTRL- Sleep Control Register
Standby mode is identical to Power-down with the exception that the enabled system clock
sources are kept running, while the CPU, Peripheral and RTC clocks are stopped. This reduces
the wake-up time.
Extended Standby mode is identical to Power-save mode with the exception that the enabled
system clock sources are kept running while the CPU and Peripheral clocks are stopped. This
reduces the wake-up time.
The Power Reduction (PR) registers provides a method to stop the clock to individual peripher-
als. When this is done the current state of the peripheral is frozen and the associated I/O
registers cannot be read or written. Resources used by the peripheral will remain occupied;
hence the peripheral should in most cases be disabled before stopping the clock. Enabling the
clock to a peripheral again, puts the peripheral in the same state as before it was stopped. This
can be used in Idle mode and Active mode to reduce the overall power consumption signifi-
cantly. In all other sleep modes, the peripheral clock is already stopped.
Not all devices have all the peripherals associated with a bit in the power reduction registers.
Setting a power reduction bit for a peripheral that is not available will have no effect.
• Bit 7:4 - Reserved
These bits are unused and reserved for future use. For compatibility with future devices, always
write these bits to zero when this register is written.
• Bit 3:1 - SMODE[2:0]: Sleep Mode Selection
These bits select sleep modes according to
Table 8-2.
Bit
+0x00
Read/Write
Initial Value
SMODE[2:0]
XXX
000
001
010
011
100
R
7
0
-
Sleep mode
R
6
0
-
SEN
0
1
1
1
1
1
R
5
0
-
R
4
0
-
Table 8-2 on page
Group Configuration
PDOWN
R/W
PSAVE
3
0
IDLE
OFF
-
-
SMODE[2:0]
R/W
2
0
97.
R/W
Description
No sleep mode enabled
Idle Mode
Reserved
Power-down Mode
Power-save Mode
Reserved
1
0
XMEGA A
SEN
R/W
0
0
CTRL
97

Related parts for ATxmega192A3