MBM29DL161TE-70TN Meet Spansion Inc., MBM29DL161TE-70TN Datasheet - Page 43

no-image

MBM29DL161TE-70TN

Manufacturer Part Number
MBM29DL161TE-70TN
Description
Flash Memory Cmos 16m 2m ? 8/1m ? 16 Bit Dual Operation
Manufacturer
Meet Spansion Inc.
Datasheet
Sector Erase Timer
Toggle Bit II
DQ
used. If this occurs, reset the device with command sequence.
• DQ
After the completion of the initial sector erase command sequence the sector erase time-out will begin. DQ
remain low until the time-out is complete. Data Polling and Toggle Bit are valid after the initial sector erase
command sequence.
If Data Polling or the Toggle Bit I indicates the device has been written with a valid erase command, DQ
be used to determine if the sector erase timer window is still open. If DQ
erase cycle has begun; attempts to write subsequent commands to the device will be ignored until the erase
operation is completed as indicated by Data Polling or Toggle Bit I. If DQ
additional sector erase commands. To insure the command has been accepted, the system software should
check the status of DQ
the second status check, the command may not have been accepted.
See “Hardware Sequence Flags Table”.
• DQ
This toggle bit II, along with DQ
Algorithm or in Erase Suspend.
Successive reads from the erasing sector will cause DQ
devices are in the erase-suspended-read mode, successive reads from the erase-suspended sector will cause
DQ
address of the non-erase suspended sector will indicate a logic “1” at the DQ
DQ
Program operation is in progress. The behavior of these two status bits, along with that of DQ
as follows:
For example, DQ
(DQ
DIAGRAM.
Furthermore, DQ
mode, DQ
To operate toggle bit function properly, CE or OE must be high when bank address is changed.
• Reading Toggle Bits DQ
Whenever the system initially begins reading toggle bit status, it must read DQ
to determine whether a toggle bit is toggling. Typically a system would note and store the value of the toggle bit
after the first read. After the second read, the system would compare the new value of the toggle bit with the
first. If the toggle bit is not toggling, the device has completed the program or erase operation. The system can
read array data on DQ
However, if, after the initial two read cycles, the system determines that the toggle bit is still toggling, the system
also should note whether the value of DQ
determine again whether the toggle bit is toggling, since the toggle bit may have stopped toggling just as DQ
went high. If the toggle bit is no longer toggling, the device has successfully completed the program or erase
5
2
6
2
bit will indicate a “1.” Please note that this is not a device failure condition since the devices were incorrectly
to toggle. When the devices are in the erase-suspended-program mode, successive reads from the byte
is different from DQ
toggles while DQ
3
2
2
toggles if this bit is read from an erasing sector.
2
2
and DQ
can also be used to determine which sector is being erased. When the device is in the erase
7
6
3
to DQ
does not.) See also “Toggle Bit Status Table” and “(9) DQ
prior to and following each subsequent Sector Erase command. If DQ
2
in that DQ
6
can be used together to determine if the erase-suspend-read mode is in progress.
0
6
/DQ
on the following read cycle.
6
, can be used to determine whether the devices are in the Embedded Erase
2
6
Retired Product DS05-20880-5E_July 13, 2007
toggles only when the standard program or Erase, or Erase Suspend
5
is high (see the section on “DQ
MBM29DL16XTE/BE
2
to toggle during the Embedded Erase Algorithm. If the
3
3
is high (“1”) the internally controlled
is low (“0”), the device will accept
5
”). If it is, the system should then
2
bit.
7
to DQ
2
vs. DQ
0
at least twice in a row
6
” in ■TIMING
7
, is summarized
3
were high on
70/90
3
may
3
will
5
43

Related parts for MBM29DL161TE-70TN