MBM29DL640E Fujitsu Microelectronics, Inc., MBM29DL640E Datasheet - Page 25

no-image

MBM29DL640E

Manufacturer Part Number
MBM29DL640E
Description
Flash Memory 64 M 8 M X 8/4 M X 16 Bit Dual Operation
Manufacturer
Fujitsu Microelectronics, Inc.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MBM29DL640E-70PFTN
Manufacturer:
FUJI
Quantity:
4 200
Part Number:
MBM29DL640E-70PFTN
Manufacturer:
FUJI
Quantity:
1 000
Part Number:
MBM29DL640E-70PFTN
Manufacturer:
FUJI/富士电机
Quantity:
20 000
Part Number:
MBM29DL640E-90PFTN
Manufacturer:
FUJI
Quantity:
56
Part Number:
MBM29DL640E-90PFTN
Manufacturer:
FUJI
Quantity:
1 000
Part Number:
MBM29DL640E-90PFTN
Manufacturer:
FUJITSU/富士通
Quantity:
20 000
Part Number:
MBM29DL640E-90TN
Manufacturer:
SIEMENS
Quantity:
20
Part Number:
MBM29DL640E90NC-LE1
Manufacturer:
FUJITSU
Quantity:
29 940
Part Number:
MBM29DL640E90TN-K
Manufacturer:
FUJITSU
Quantity:
5
Automatic Sleep Mode
Output Disable
Autoselect
Write
Automatic sleep mode works to restrain power consumption during read-out of device data. It can be useful in
applications such as handy terminal, which requires low power consumption.
To activate this mode, the device automatically switches itself to low power mode when the device addresses
remain stable during access time of 150 ns. It is not necessary to control CE, WE and OE in this mode. In this
mode the current consumed is typically 1 A (CMOS Level) .
During simultaneous operation, V
Since the data are latched during this mode, the data are continuously read out. When the addresses are
changed, the mode is automatically canceled and the device reads the data for changed addresses.
With the OE input at a logic high level (V
to be in a high impedance state.
The Autoselect mode allows the reading out of a binary code and identifies its manufacturer and type.It is intended
for use by programming equipment for the purpose of automatically matching the device to be programmed with
its corresponding programming algorithm. This mode is functional over the entire temperature range of the device.
To activate this mode, the programming equipment must force V
then be sequenced from the device outputs by toggling addresses. All addresses are DON’T CARES except A
A
The manufacturer and device codes may also be read via the command register, for instances when the device
is erased or programmed in a system without access to high voltage on the A
illustrated in Table 4. (Refer to Autoselect Command section.)
In the command Autoselect mode, the bank addresses BA; (A
the third write bus cycle of the Autoselect command. Then the Autoselect data will be read from that bank while
array data can be read from the other bank.
In WORD mode, a read cycle from address 00h returns the manufacturer’s code (Fujitsu
at address 01h outputs device code. When 227Eh is output, it indicates that two additional codes, called Extended
Device Codes will be required. Therefore the system may continue reading out these Extended Device Codes
at addresses of 0Eh and 0Fh. Notice that the above applies to WORD mode; the addresses and codes differ
from those of BYTE mode. (Refer to Table 5.1 and 5.2. )
In the case of applying V
cannot be executed.
Device erasure and programming are accomplished via the command register. The contents of the register serve
as input to the internal state machine. The state machine output dictates the function of the device.
The command register itself does not occupy any addressable memory location. The register is a latch used to
store the commands, along with the address and data information needed to execute the command. The com-
mand register is written by bringing WE to V
falling edge of WE or CE, whichever happens later, while data is latched on the rising edge of WE or CE, whichever
happens first. Standard microprocessor write timings are used.
Refer to AC Write Characteristics and the Erase/Programming Waveforms for specific timing parameters.
3
, A
2
, A
1
and A
0
(A
-1
) . (See Tables 2 and 3.)
ID
on A
9
, since both Bank 1 and Bank 2 enter Autoselect mode, simultanous operation
CC
active current (I
IH
) , output from the device is disabled. This will cause the output pins
IL
, while CE is at V
CC2
) is required.
IL
21
ID
and OE is at V
, A
on address pin A
MBM29DL640E
20
, A
19
) must point to a specific bank during
9
IH
pin. The command sequence is
. Addresses are latched on the
9
. Three identifier bytes may
04h) . A read cycle
80/90/12
6
,
25

Related parts for MBM29DL640E