MAX5876 Maxim Integrated Products, MAX5876 Datasheet - Page 9

no-image

MAX5876

Manufacturer Part Number
MAX5876
Description
Dual DAC with LVDS Inputs
Manufacturer
Maxim Integrated Products
Datasheet
10, 12, 13, 15,
20, 23, 26, 27,
14, 21, 22, 31,
30, 33, 36
19, 34
PIN
2–9
41
42
11
32
16
17
18
24
25
28
29
35
37
38
39
40
12-Bit, 250Msps, High-Dynamic-Performance,
1
DACREF
DV
_______________________________________________________________________________________
AV
AV
OUTQN
OUTQP
FSADJ
OUTIN
NAME
OUTIP
AV
REFIO
XORN
CLKN
TORB
XORP
CLKP
GND
B0N
N.C.
PD
DD3.3
DD1.8
DD3.3
CLK
Complementary Data Bit 0 (LSB)
No Connection. Leave floating or connect to GND.
Ground
Digital Supply Voltage. Accepts a 3.135V to 3.465V supply voltage range. Bypass with a 0.1µF
capacitor to GND.
Analog Supply Voltage. Accepts a 3.135V to 3.465V supply voltage range. Bypass each pin with
a 0.1µF capacitor to GND.
Reference I/O. Output of the internal 1.2V precision bandgap reference. Bypass with a 1µF
capacitor to GND. REFIO can be driven with an external reference source. See Table 1.
Full-Scale Adjust Input. This input sets the full-scale output current of the DAC. For a 20mA full-
scale output current, connect a 2kΩ resistor between FSADJ and DACREF. See Table 1.
Current-Set Resistor Return Path. Internally connected to GND. Do not use as an external
ground connection.
Analog Supply Voltage. Accepts a 1.71V to 1.89V supply voltage range. Bypass each pin with a
0.1µF capacitor to GND.
Complementary Q-DAC Output. Negative terminal for current output.
Q-DAC Output. Positive terminal for current output.
Complementary I-DAC Output. Negative terminal for current output.
I-DAC Output. Positive terminal for current output.
Clock Supply Voltage. Accepts a 3.135V to 3.465V supply voltage range. Bypass with a 0.1µF
capacitor to GND.
Complementary Converter Clock Input. Negative input terminal for LVDS/LVPECL-compatible
differential converter clock. Internally biased to AV
Converter Clock Input. Positive input terminal for LVDS/LVPECL-compatible differential converter
clock. Internally biased to AV
Two’s-Complement/Binary Select Input. Set TORB to a CMOS-logic-high level to indicate a two’s-
complement input format. Set TORB to a CMOS-logic-low level to indicate an offset binary input
format. TORB has an internal pulldown resistor.
Power-Down Input. Set PD to a CMOS-logic-high level to force the DAC into power-down mode.
Set PD to a CMOS-logic-low level for normal operation. PD has an internal pulldown resistor.
Complementary LVDS DAC Exclusive-OR Select Input. Set XORN high and XORP low to allow
the data stream to pass unchanged to the DAC input. Set XORN low and XORP high to invert the
DAC input data. If unused, connect XORN to DV
LVDS DAC Exclusive-OR Select Input. Set XORN high and XORP low to allow the data stream to
pass unchanged to the DAC input. Set XORN low and XORP high to invert the DAC input data. If
unused, connect XORP to GND.
Dual DAC with LVDS Inputs
CLK
/ 2.
FUNCTION
DD1.8
CLK
/ 2.
.
Pin Description
www.DataSheet4U.com
9

Related parts for MAX5876