MPC8323E Freescale Semiconductor, MPC8323E Datasheet - Page 64

no-image

MPC8323E

Manufacturer Part Number
MPC8323E
Description
Integrated Communications Processor Family Hardware Specifications
Manufacturer
Freescale Semiconductor
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC8323ECVRADDC
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MPC8323ECVRAFDC
Manufacturer:
FREESCAL
Quantity:
163
Part Number:
MPC8323ECVRAFDC
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MPC8323ECZQADDC
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MPC8323ECZQAFDC
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MPC8323EVRADDC
Manufacturer:
Freescale Semiconductor
Quantity:
135
Part Number:
MPC8323EVRADDC
Manufacturer:
FREESCAL
Quantity:
624
Part Number:
MPC8323EVRADDC
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MPC8323EVRAFDC
Manufacturer:
Freescale Semiconductor
Quantity:
135
Part Number:
MPC8323EVRAFDC
Manufacturer:
SEIKO
Quantity:
1 001
Part Number:
MPC8323EVRAFDC
Manufacturer:
FREESCALE
Quantity:
20 000
Clocking
See the “QUICC Engine PLL Multiplication Factor” section and the “QUICC Engine PLL Division
Factor” section in the MPC8323E PowerQUICC™ II Pro Communications Processor Reference Manual
for more information.
The DDR SDRAM memory controller will operate with a frequency equal to twice the frequency of
csb_clk. Note that ddr_clk is not the external memory bus frequency; ddr_clk passes through the DDR
clock divider (÷2) to create the differential DDR memory bus clock outputs (MCK and MCK). However,
the data rate is the same frequency as ddr_clk.
The local bus memory controller will operate with a frequency equal to the frequency of csb_clk. Note that
lbc_clk is not the external local bus frequency; lbc_clk passes through the LBC clock divider to create the
external local bus clock outputs (LSYNC_OUT and LCLK[0:2]). The LBC clock divider ratio is
controlled by LCCR[CLKDIV]. See the “LBC Bus Clock and Clock Ratios” section in the MPC8323E
PowerQUICC™ II Pro Communications Processor Reference Manual for more information.
In addition, some of the internal units may be required to be shut off or operate at lower frequency than
the csb_clk frequency. These units have a default clock ratio that can be configured by a memory mapped
register after the device comes out of reset.
frequency. Refer to the “System Clock Control Register (SCCR)” section in the MPC8323E
PowerQUICC™ II Pro Communications Processor Reference Manual for a detailed description.
Table 57
conditions (see
1
2
3
64
e300 core frequency ( core_clk )
Coherent system bus frequency ( csb_clk )
QUICC Engine frequency ( ce_clk )
DDR1/DDR2 memory bus frequency (MCLK)
Local bus frequency (LCLK n )
PCI input frequency (CLKIN or PCI_CLK)
The CLKIN frequency, RCWL[SPMF], and RCWL[COREPLL] settings must be chosen such that the resulting csb_clk , MCLK,
LCLK[0:2], and core_clk frequencies do not exceed their respective maximum or minimum operating frequencies.
The DDR1/DDR2 data rate is 2x the DDR1/DDR2 memory bus frequency.
The local bus frequency is 1/2, 1/4, or 1/8 of the lb_clk frequency (depending on LCCR[CLKDIV]) which is in turn 1x or 2x the
csb_clk frequency (depending on RCWL[LBCM]).
MPC8323E PowerQUICC™ II Pro Integrated Communications Processor Family Hardware Specifications, Rev. 0
provides the operating frequencies for the 8323E PBGA under recommended operating
Setting the clock ratio of these units must be performed prior to any access
to them.
Table
Security core, I2C, SAP, TPR
PCI and DMA complex
2).
3
Characteristic
Unit
Table 57. Operating Frequencies for PBGA
Table 56. Configurable Clock Units
2
1
Table 56
Frequency
Default
csb_clk
csb_clk
NOTE
specifies which units have a configurable clock
Off, csb_clk /2, csb_clk /3
Off, csb_clk
Options
Max Operating Frequency
333
133
200
133
66
66
Freescale Semiconductor
MHz
MHz
MHz
MHz
MHz
MHz
Unit

Related parts for MPC8323E