TS87C52X2 ATMEL Corporation, TS87C52X2 Datasheet - Page 20

no-image

TS87C52X2

Manufacturer Part Number
TS87C52X2
Description
8-bit Microcontroller 8 Kbytes Otp
Manufacturer
ATMEL Corporation
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
TS87C52X2-LCA
Quantity:
358
Part Number:
TS87C52X2-LCB
Manufacturer:
Atmel
Quantity:
10 000
Part Number:
TS87C52X2-LCB
Manufacturer:
ATMEL
Quantity:
1 031
Part Number:
TS87C52X2-LCB
Manufacturer:
ATMEL/爱特梅尔
Quantity:
20 000
Part Number:
TS87C52X2-LCC
Manufacturer:
TEMIC
Quantity:
330
Part Number:
TS87C52X2-LCC
Manufacturer:
Atmel
Quantity:
10 000
Part Number:
TS87C52X2-LCE
Manufacturer:
Atmel
Quantity:
10 000
Part Number:
TS87C52X2-LIB
Manufacturer:
Atmel
Quantity:
10 000
Part Number:
TS87C52X2-MCA
Manufacturer:
TEMIC
Quantity:
20 000
Part Number:
TS87C52X2-MCB
Manufacturer:
AT
Quantity:
39
Part Number:
TS87C52X2-MCE
Manufacturer:
TEMIC
Quantity:
300
Part Number:
TS87C52X2-MIA
Manufacturer:
TEMIC
Quantity:
256
20
TS8xCx2X2
Table 9. SCON Register
SCON - Serial Control Register (98h)
Reset Value = 0000 0000b
Bit addressable
Number
FE/SM0
Bit
7
6
5
4
3
2
1
0
7
Mnemonic Description
SM0
SM1
SM2
REN
RB8
TB8
Bit
FE
RI
SM1
TI
6
Framing Error bit (SMOD0=1)
Clear to reset the error state, not cleared by a valid stop bit.
Set by hardware when an invalid stop bit is detected.
SMOD0 must be set to enable access to the FE bit
Serial port Mode bit 0
Refer to SM1 for serial port mode selection.
SMOD0 must be cleared to enable access to the SM0 bit
Serial port Mode bit 1
Serial port Mode 2 bit / Multiprocessor Communication Enable bit
Clear to disable multiprocessor communication feature.
Set to enable multiprocessor communication feature in mode 2 and 3, and
eventually mode 1. This bit should be cleared in mode 0.
Reception Enable bit
Clear to disable serial reception.
Set to enable serial reception.
Transmitter Bit 8 / Ninth bit to transmit in modes 2 and 3.
Clear to transmit a logic 0 in the 9th bit.
Set to transmit a logic 1 in the 9th bit.
Receiver Bit 8 / Ninth bit received in modes 2 and 3
Cleared by hardware if 9th bit received is a logic 0.
Set by hardware if 9th bit received is a logic 1.
In mode 1, if SM2 = 0, RB8 is the received stop bit. In mode 0 RB8 is not used.
Transmit Interrupt flag
Clear to acknowledge interrupt.
Set by hardware at the end of the 8th bit time in mode 0 or at the beginning of the
stop bit in the other modes.
Receive Interrupt flag
Clear to acknowledge interrupt.
Set by hardware at the end of the 8th bit time in mode 0, see Figure 7. and Figure
8. in the other modes.
SM0 SM1
0
0
1
1
SM2
5
0
1
0
1
Mode Description
0
1
2
3
REN
4
Shift Register F
8-bit UART
9-bit UART
9-bit UART
TB8
3
Baud Rate
Variable
F
Variable
XTAL
XTAL
/12 (/6 in X2 mode)
/64 or F
RB8
2
XTAL
/32 (/32, /16 in X2 mode)
TI
1
4184E–8051–09/02
RI
0

Related parts for TS87C52X2