LM3S316 Luminary Micro, Inc., LM3S316 Datasheet - Page 235

no-image

LM3S316

Manufacturer Part Number
LM3S316
Description
Microcontroller
Manufacturer
Luminary Micro, Inc.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LM3S316-EQN25-C2
Manufacturer:
Texas Instruments
Quantity:
10 000
Part Number:
LM3S316-EQN25-C2T
Manufacturer:
Texas Instruments
Quantity:
10 000
Part Number:
LM3S316-IGZ25-C2
Manufacturer:
TI
Quantity:
84
Part Number:
LM3S316-IQN25-C2
Manufacturer:
Texas Instruments
Quantity:
10 000
Part Number:
LM3S316-IQN25-C2T
Manufacturer:
Texas Instruments
Quantity:
10 000
April 27, 2007
Reset
Reset
Type
Type
ADC Sample Sequence Control 2 (ADCSSCTL2)
Offset 0x084
TS3
R/W
RO
31
15
0
0
Register 20: ADC Sample Sequence Control 2 (ADCSSCTL2), offset 0x084
This register contains the configuration information for each sample for a sequence executed with
Sample Sequencer 2. When configuring a sample sequence, the END bit must be set at some
point, whether it be after the first sample, last sample, or any sample in between.
This register is 16-bits wide and contains information for four possible samples. This register’s bit
fields are as shown in the diagram below. Bit field definitions are the same as those in the
ADCSSCTL0 register (see page 228) but are for Sample Sequencer 2.
Register 21: ADC Sample Sequence Result FIFO 2 (ADCSSFIFO2), offset 0x088
This register contains the conversion results for samples collected with Sample Sequencer 2.
Reads of this register return conversion result data in the order sample 0, sample 1, and so on,
until the FIFO is empty. If the FIFO is not properly handled by software, overflow and underflow
conditions are registered in the ADCOSTAT and ADCUSTAT registers.
Bit fields and definitions are the same as ADCSSFIFO0 (see page 230) but are for FIFO 2.
Register 22: ADC Sample Sequence FIFO 2 Status (ADCSSFSTAT2), offset 0x08C
This register provides a window into the Sample Sequencer FIFO 2, providing full/empty status
information as well as the positions of the head and tail pointers. The reset value of 0x100
indicates an empty FIFO.
This register has the same bit fields and definitions as ADCSSFSTAT0 (see page 231) but is for
FIFO 2.
IE3
R/W
RO
30
14
0
0
END3
R/W
RO
29
13
0
0
R/W
D3
RO
28
12
0
0
TS2
R/W
RO
27
11
0
0
IE2
R/W
RO
26
10
0
0
END2
R/W
RO
25
0
9
0
Preliminary
R/W
D2
RO
24
0
8
0
reserved
TS1
R/W
RO
23
0
7
0
IE1
R/W
RO
22
0
6
0
END1
R/W
RO
21
0
5
0
D1
R/W
RO
20
0
4
0
TS0
R/W
RO
19
0
3
0
LM3S316 Data Sheet
IE0
R/W
RO
18
0
2
0
END0
R/W
RO
17
0
1
0
R/W
D0
RO
16
0
0
0
235

Related parts for LM3S316