LM3S317 Luminary Micro, Inc, LM3S317 Datasheet - Page 159

no-image

LM3S317

Manufacturer Part Number
LM3S317
Description
Lm3s317 Arm Microcontroller
Manufacturer
Luminary Micro, Inc
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LM3S317-EQN25-C2
Manufacturer:
Texas Instruments
Quantity:
10 000
Part Number:
LM3S317-EQN25-C2T
Manufacturer:
Texas Instruments
Quantity:
10 000
Part Number:
LM3S317-IGZ25-C2
Manufacturer:
TI
Quantity:
168
Part Number:
LM3S317-IQN25-C2
Manufacturer:
Texas Instruments
Quantity:
135
Part Number:
LM3S317-IQN25-C2
Manufacturer:
TI
Quantity:
78
Part Number:
LM3S317-IQN25-C2
Manufacturer:
TI/德州仪器
Quantity:
20 000
Company:
Part Number:
LM3S317-IQN25-C2
Quantity:
17 500
Part Number:
LM3S317-IQN25-C2T
Manufacturer:
Texas Instruments
Quantity:
10 000
February 6, 2007
Reset
Reset
Type
Type
Bit/Field
31:15
11:10
GPTM Control (GPTMCTL)
Offset 0x00C
14
13
12
9
8
7
res
RO
RO
31
15
0
0
TBPWML
Register 4: GPTM Control (GPTMCTL), offset 0x00C
This register is used alongside the GPTMCFG and GMTMTnMR registers to fine-tune the timer
configuration, and to enable other features such as timer stall and the output trigger. The output
trigger can be used to initiate transfers on the ADC module.
R/W
RO
30
14
0
0
TBEVENT
TBPWML
TBSTALL
reserved
reserved
reserved
TBOTE
Name
TBEN
TBOTE
R/W
RO
29
13
0
0
res
RO
RO
28
12
0
0
Type
R/W
R/W
R/W
R/W
R/W
RO
RO
RO
R/W
RO
27
11
0
0
TBEVENT
R/W
RO
26
10
0
0
Reset
0
0
0
0
0
0
0
0
TBSTALL
R/W
RO
25
0
9
0
Preliminary
Description
Reserved bits return an indeterminate value, and should never
be changed.
GPTM TimerB PWM Output Level
0: Output is unaffected.
1: Output is inverted.
GPTM TimerB Output Trigger Enable
0: The output TimerB trigger is disabled.
1: The output TimerB trigger is enabled.
Reserved bits return an indeterminate value, and should never
be changed.
GPTM TimerB Event Mode
00: Positive edge.
01: Negative edge.
10: Reserved.
11: Both edges.
GPTM TimerB Stall Enable
0: TimerB stalling is disabled.
1: TimerB stalling is enabled.
GPTM TimerB Enable
0: TimerB is disabled.
1: TimerB is enabled and begins counting or the capture logic is
enabled based on the GPTMCFG register.
Reserved bits return an indeterminate value, and should never
be changed.
TBEN
R/W
RO
24
0
8
0
reserved
res
RO
RO
23
0
7
0
TAPWML
R/W
RO
22
0
6
0
TAOTE
R/W
RO
21
0
5
0
RTCEN
R/W
RO
20
0
4
0
R/W
RO
19
0
3
0
TAEVENT
LM3S317 Data Sheet
R/W
RO
18
0
2
0
TASTALL
R/W
RO
17
0
1
0
TAEN
R/W
RO
16
0
0
0
159

Related parts for LM3S317