MT18VDDT6472PHG-265 Micron, MT18VDDT6472PHG-265 Datasheet - Page 26

no-image

MT18VDDT6472PHG-265

Manufacturer Part Number
MT18VDDT6472PHG-265
Description
512MB DDR SDRAM SODIMM
Manufacturer
Micron
Datasheet
SPD Clock and Data Conventions
SCL LOW. SDA state changes during SCL HIGH are
reserved for indicating start and stop conditions (as
shown in Figure 12, Data Validity, and Figure 13, Defi-
nition of Start and Stop).
SPD Start Condition
which is a HIGH-to-LOW transition of SDA when SCL
is HIGH. The SPD device continuously monitors the
SDA and SCL lines for the start condition and will not
respond to any command until this condition has been
met.
SPD Stop Condition
tion, which is a LOW-to-HIGH transition of SDA when
SCL is HIGH. The stop condition is also used to place
the SPD device into standby power mode.
pdf: 09005aef808ffe58, source: 09005aef808ffdc7
DD9C16_32_64_128x72PHG.fm - Rev. B 9/04 EN
SDA
SCL
Data states on the SDA line can change only during
All commands are preceded by the start condition,
All communications are terminated by a stop condi-
SCL from Master
Data Output
from Transmitter
Data Output
from Receiver
Figure 12: Data Validity
DATA STABLE
Figure 14: Acknowledge Response from Receiver
DATA
CHANGE
DATA STABLE
128MB, 256MB, 512MB, 1GB (x72, ECC, PLL, SR)
26
SPD Acknowledge
cate successful data transfers. The transmitting device,
either master or slave, will release the bus after trans-
mitting eight bits. During the ninth clock cycle, the
receiver will pull the SDA line LOW to acknowledge
that it received the eight bits of data (as shown in Fig-
ure 14, Acknowledge Response from Receiver).
acknowledge after recognition of a start condition and
its slave address. If both the device and a WRITE oper-
ation have been selected, the SPD device will respond
with an acknowledge after the receipt of each subse-
quent eight-bit word. In the read mode the SPD device
will transmit eight bits of data, release the SDA line and
monitor the line for an acknowledge. If an acknowl-
edge is detected and no stop condition is generated by
the master, the slave will continue to transmit data. If
an acknowledge is not detected, the slave will termi-
nate further data transmissions and await the stop
condition to return to standby power mode.
Figure 13: Definition of Start and Stop
SDA
SCL
Acknowledge is a software convention used to indi-
The SPD device will always respond with an
200-PIN DDR SDRAM SODIMM
Micron Technology, Inc., reserves the right to change products or specifications without notice.
START
BIT
8
©2004 Micron Technology, Inc. All rights reserved.
Acknowledge
9
ADVANCE
STOP
BIT

Related parts for MT18VDDT6472PHG-265