MT9044AL1 Zarlink Semiconductor, Inc., MT9044AL1 Datasheet - Page 4

no-image

MT9044AL1

Manufacturer Part Number
MT9044AL1
Description
Dual Reference Frequency Selectable Digital PLL with Multiple Clock Outputs for T1/E1 (ITU-T G.812 type IV), Stratum (3, 4, 4E) and STS-3/OC3 Systems
Manufacturer
Zarlink Semiconductor, Inc.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MT9044AL1
Manufacturer:
ZARLINK
Quantity:
24
MT9044
Pin Description (continued)
4
PLCC
Pin #
34
35
36
37
38
39
40
41
42
43
44
MQFP
Pin #
28
29
30
31
32
33
34
35
36
37
38
Name
RSEL
LOS1
TDO
TMS
MS2
MS1
RST
FS2
FS1
TDI
IC
Primary Reference Loss (TTL Input). Typically, external equipment applies a
logic high to this input when the PRI reference signal is lost or invalid. The logic
level at this input is gated in by the rising edge of F8o. See LOS2 description. This
pin is internally pulled down to VSS.
Test Serial Data Out (TTL Output). JTAG serial data is output on this pin on the
falling edge of TCK. This pin is held in high impedance state when JTAG scan is not
enabled.
Mode/Control Select 2 (TTL Input). This input, in conjunction with MS1,
determines the device’s mode (Automatic or Manual) and state (Normal, Holdover
or Freerun) of operation. The logic level at this input is gated in by the rising edge
of F8o. See Table 3.
Mode/Control Select 1 (TTL Input). The logic level at this input is gated in by the
rising edge of F8o. See pin description for MS2. This pin is internally pulled down
to VSS.
Reference Source Select (TTL Input). In Manual Control, a logic low selects the
PRI (primary) reference source as the input reference signal and a logic high
selects the SEC (secondary) input. In Automatic Control, this pin must be at logic
low. The logic level at this input is gated in by the rising edge of F8o. See Table 2.
This pin is internally pulled down to VSS.
Internal Connection. Tie low for normal operation.
Frequency Select 2 (TTL Input). This input, in conjunction with FS1, selects
which of three possible frequencies (8kHz, 1.544MHz, or 2.048MHz) may be input
to the PRI and SEC inputs. See Table 1.
Frequency Select 1 (TTL Input). See pin description for FS2.
Test Serial Data In (TTL Input). JTAG serial test instructions and data are shifted
in on this pin. This pin is internally pulled up to V
Reset (Schmitt Input). A logic low at this input resets the MT9044. To ensure
proper operation, the device must be reset after changes to the method of control,
reference signal frequency changes and power-up. The RST pin should be held
low for a minimum of 300ns. While the RST pin is low, all frame and clock outputs
are at logic high. Following a reset, the input reference source and output clocks
and frame pulses are phase aligned as shown in Figure 19.
Test Mode Select (TTL Input). JTAG signal that controls the state transitions of
the TAP controller. This pin is internally pulled up to V
Description
DD
.
DD
.

Related parts for MT9044AL1