CS8406-IS Cirrus Logic, CS8406-IS Datasheet - Page 28

no-image

CS8406-IS

Manufacturer Part Number
CS8406-IS
Description
192 KHZ DIGITAL AUDIO INTERFACE TRANSMITTER
Manufacturer
Cirrus Logic
Datasheet
8.11 Interrupt 2 Mode MSB (0Dh) and Interrupt Mode 2 LSB (0Eh)
The two Interrupt Mode registers form a 2-bit code for each Interrupt Register 1 function. There are three ways to
set the INT pin active in accordance with the interrupt condition. In the Rising edge active mode, the INT pin be-
comes active on the arrival of the interrupt condition. In the Falling edge active mode, the INT pin becomes active
on the removal of the interrupt condition. In Level active mode, the INT interrupt pin becomes active during the in-
terrupt condition. Be aware that the active level (Active High or Low) only depends on the INT[1:0] bits. These reg-
isters default to 00.
8.12 Channel Status Data Buffer Control (12h)
Note:
28
7
0
0
7
0
BSEL - Selects the data buffer register addresses to contain User data or Channel Status data
There are separate complete buffers for the Channel Status and User bits. This control bit determines which
buffer appears in the address space.
EFTCI - E to F C-data buffer transfer inhibit bit.
CAM - C-data buffer control port access mode bit
00 - Rising edge active
01 - Falling edge active
10 - Level active
11 - Reserved
Default = ‘0’
0 - Data buffer address space contains Channel Status data
1 - Data buffer address space contains User data
Default = ‘0’
0 - Allow C-data E to F buffer transfers
1 - Inhibit C-data E to F buffer transfers
Default = ‘0’
0 - One byte mode
1 - Two byte mode
6
0
0
6
0
BSEL
5
0
0
5
4
4
0
0
0
3
0
0
3
0
EFTU1
EFTU0
EFTCI
2
2
CAM
1
1
0
0
CS8406
DS580F1
0
0
0
0
0

Related parts for CS8406-IS