ltc6803g-3 Linear Technology Corporation, ltc6803g-3 Datasheet - Page 10

no-image

ltc6803g-3

Manufacturer Part Number
ltc6803g-3
Description
Ltc6803-1/ltc6803-3 - Multicell Battery Stack Monitor
Manufacturer
Linear Technology Corporation
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LTC6803G-3
Manufacturer:
LTNEAR
Quantity:
20 000
LTC6803-1/LTC6803-3
PIN FUNCTIONS
V
Voltage Regulator Output. This pin should be bypassed
with a 1µF capacitor. The V
ing up to 4mA to an external load. The V
sink current.
TOS (Pin 35 on LTC6803-1/Pin 36 on LTC6803-3): Top
of Stack Input. Tie TOS to V
LTC6803-3 is the top device in a daisy chain. Tie TOS to
V
or LTC6803-3 ignores the SDOI input and SCKO, CSBO
are turned off. When TOS is tied to V
or LTC6803-3 expects data to be passed to and from the
SDOI pin.
NC (Pin 36 on LTC6803-1 ): No Connection.
WDTB (Pin 37): Watchdog Timer Output (Active Low). If
there is no valid command received for 1 to 2.5 seconds, the
WDTB output is asserted. The WDTB pin is an open-drain
NMOS output. When asserted it pulls the output down to
V
GPIO1, GPIO2 (Pins 38, 39): General Purpose Input/
Output. By writing a “0” to a GPIO configuration register
bit, the open-drain output is activated and the pin is pulled
to V
the corresponding GPIO pin is high impedance. An external
resistor is required to pull the pin up to V
the configuration register locations GPIO1 and GPIO2, the
state of the pins can be determined. For example, if a “0”
is written to register bit GPIO1, a “0” is always read back
because the output N-channel MOSFET pulls Pin 38 to V
If a “1” is written to register bit GPIO1, the pin becomes
high impedance. Either a “1” or a “0” is read back, depend-
ing on the voltage present at Pin 38. The GPIOs makes it
possible to turn on/off circuitry around the LTC6803, or
read logic values from a circuit around the LTC6803. The
GPIO pins should be connected to V
10
REG
and resets the configuration register to its default state.
otherwise. When TOS is tied to V
. By writing logic “1” to the configuration register bit,
(Pin 34 on LTC6803-1/ Pin 35 on LTC6803-3 ): Linear
REG
REG
pin is capable of supply-
when the LTC6803-1 or
REG
if not used.
REG
, the LTC6803-1
, the LTC6803-1
REG
pin does not
. By reading
.
V
to V
as voltage inputs and outputs. This means these pins
accept standard TTL logic levels. Connect V
when the LTC6803-1 or LTC6803-3 is the bottom device in
a daisy chain. When V
SDI and CSBI pins are configured as current inputs and
outputs, and SDO is unused. Connect V
the LTC6803-1 or LTC6803-3 is being driven by another
LTC6803-1 or LTC6803-3 in a daisy chain.
SCKI (Pin 41): Serial Clock Input. The SCKI pin interfaces
to any logic gate (TTL levels) if V
must be driven by the SCKO pin of another LTC6803-1 or
LTC6803-3 if V
Applications Information Section.
SDI (Pin 42): Serial Data Input. The SDI pin interfaces to
any logic gate (TTL levels) if V
must be driven by the SDOI pin of another LTC6803-1 or
LTC6803-3 if V
Applications Information section.
SDO (Pin 43): Serial Data Output. The SDO pin is an NMOS
open-drain output if V
tor is needed on SDO. SDO is not used if V
V
CSBI (Pin 44): Chip Select (Active Low) Input. The CSBI
pin interfaces to any logic gate (TTL levels) if V
to V
LTC6803-1 or LTC6803-3 if V
Port in the Applications Information section.
MODE
. See Serial Port in the Applications Information section.
REG
REG
(Pin 40): Voltage Mode Input. When V
, the SCKI, SDI, SDO and CSBI pins are configured
. CSBI must be driven by the CSBO pin of another
MODE
MODE
is tied to V
is tied to V
MODE
MODE
is tied to V
is connected to V
MODE
MODE
MODE
. See Serial Port in the
. See Serial Port in the
is tied to V
is tied to V
is tied to V
REG
MODE
. A pull-up resis-
MODE
MODE
MODE
MODE
to V
. See Serial
, the SCKI,
REG
REG
is tied to
to V
. SCKI
is tied
is tied
when
. SDI
680313f
REG

Related parts for ltc6803g-3