w83193r-04 Winbond Electronics Corp America, w83193r-04 Datasheet - Page 13

no-image

w83193r-04

Manufacturer Part Number
w83193r-04
Description
83.3 Mhz 3-dimm Clock
Manufacturer
Winbond Electronics Corp America
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
W83193R-04
Manufacturer:
WINBOND/华邦
Quantity:
20 000
9.4.5 Type 5 Buffer for PCICLK (0:5, F)
10.0 POWER MANAGEMENT TIMING
10.1 CPU_STOP# Timing Diagram (synchronous)
For synchronous Chipset, CPU_STOP# pin is a synchronous "active low" input pin used to stop the
CPU clocks for low power operation. This pin is asserted synchronously by the external control logic
at the rising edge of free running PCI clock(PCICLK_F). All other clocks will continue to run while the
CPU clocks are stopped. The CPU clocks will always be stopped in a low state and resume output
with full pulse width. In this case, CPU "clocks on latency" is less than 2 CPU clocks and "clocks off
latency" is less then 2 CPU clocks.
Pull-up Current Min.
Pull-up Current Max.
Pull-down Current Min.
Pull-down Current Max.
Rise/Fall Time Min.
Between 0.8V and 2.0V
Rise/Fall Time Max.
Between 0.8V and 2.0V
PARAMETER
CPU_STOP#
CPUCLK[0:3]
PCICLK_F
CPUCLK
(Internal)
(Internal)
PCICLK
SDRAM
T
I
T
I
I
SYMBOL
I
OH
OL
OH
OL
RF
RF
(max.)
(max.)
(min.)
(max.)
(min.)
(min.)
1
2
Preliminary W83193R-02/-04/-04A
MIN.
-33
0.5
30
- 13 -
TYP.
MAX.
-33
2.0
38
1
Publication Release Date: April 1999
UNITS
mA
mA
mA
mA
nS
nS
2
Vout = 1.0V
Vout = 3.135V
Vout = 1.95V
Vout = 0.4V
15 pF Load
30 pF Load
TEST CONDITIONS
Revision A1

Related parts for w83193r-04