pcf8566 NXP Semiconductors, pcf8566 Datasheet - Page 17

no-image

pcf8566

Manufacturer Part Number
pcf8566
Description
Universal Lcd Driver For Low Multiplex Rates
Manufacturer
NXP Semiconductors
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
pcf8566H/S420/1
Manufacturer:
TYCO
Quantity:
100
Part Number:
pcf8566P
Manufacturer:
TE
Quantity:
2 400
Part Number:
pcf8566P
Manufacturer:
PHILIPS/飞利浦
Quantity:
20 000
Part Number:
pcf8566T
Manufacturer:
NXPL
Quantity:
1 318
Part Number:
pcf8566T
Manufacturer:
ALTERA
Quantity:
55
Part Number:
pcf8566T
Manufacturer:
XICOR
Quantity:
9
Part Number:
pcf8566T
Manufacturer:
NXP
Quantity:
500
Part Number:
pcf8566T
Manufacturer:
PHI
Quantity:
1 000
Part Number:
pcf8566T
Manufacturer:
PHILIPS
Quantity:
184
Part Number:
pcf8566T
Manufacturer:
NXP/恩智浦
Quantity:
20 000
Company:
Part Number:
pcf8566T
Quantity:
46
Part Number:
pcf8566T/1
Manufacturer:
NXP
Quantity:
200
Part Number:
pcf8566T/1
Manufacturer:
NXP
Quantity:
200
Part Number:
pcf8566T/1
0
Company:
Part Number:
pcf8566T/1
Quantity:
11 000
Philips Semiconductors
7
The I
different ICs or modules. The two lines are a serial data
line (SDA) and a serial clock line (SCL). Both lines must be
connected to a positive supply via a pull-up resistor when
connected to the output stages of a device. Data transfer
may be initiated only when the bus is not busy.
7.1
One data bit is transferred during each clock pulse.
The data on the SDA line must remain stable during the
HIGH period of the clock pulse as changes in the data line
at this time will be interpreted as control signals.
7.2
Both data and clock lines remain HIGH when the bus is not
busy. A HIGH-to-LOW transition of the data line while the
clock is HIGH is defined as the START condition (S).
A LOW-to-HIGH transition of the data line while the clock
is HIGH is defined as the STOP condition (P).
7.3
A device generating a message is a ‘transmitter’, a device
receiving a message is a ‘receiver’. The device that
controls the message is the ‘master’ and the devices which
are controlled by the master are the ‘slaves’.
1998 May 04
Universal LCD driver for low multiplex
rates
I
2
2
C-BUS DESCRIPTION
C-bus is for 2-way, 2-line communication between
Bit transfer
Start and stop conditions
System configuration
SDA
SCL
data valid
data line
stable;
Fig.11 Bit transfer.
17
allowed
change
of data
7.4
The number of data bytes transferred between the START
and STOP conditions from transmitter to receiver is not
limited. Each byte is followed by one acknowledge bit.
The acknowledge bit is a HIGH level put on the bus by the
transmitter whereas the master generates an extra
acknowledge related clock pulse. A slave receiver which is
addressed must generate an acknowledge after the
reception of each byte. Also a master must generate an
acknowledge after the reception of each byte that has
been clocked out of the slave transmitter. The device that
acknowledges has to pull down the SDA line during the
acknowledge clock pulse, so that the SDA line is stable
LOW during the HIGH period of the acknowledge related
clock pulse, set up and hold times must be taken into
account. A master receiver must signal an end of data to
the transmitter by not generating an acknowledge on the
last byte that has been clocked out of the slave. In this
event the transmitter must leave the data line HIGH to
enable the master to generate a STOP condition.
Acknowledge
MBA607
Product specification
PCF8566

Related parts for pcf8566