wm8350 Wolfson Microelectronics plc, wm8350 Datasheet - Page 184

no-image

wm8350

Manufacturer Part Number
wm8350
Description
Wolfson Audioplus? Stereo Codec With Power Management
Manufacturer
Wolfson Microelectronics plc
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
wm8350G
Manufacturer:
WOLFSON
Quantity:
20 000
Part Number:
wm8350GEB/RVLRG
Manufacturer:
WOLFSON
Quantity:
20 000
WM8350
20.2 GPIO ALTERNATE FUNCTIONS
w
20.2.1
The following alternate functions are available.
ADCLRCLK
ADCBCLK
CHIP_RESET
CSB
FLASH
HIBERNATE
(Level)
HIBERNATE
(Edge)
HEARTBEAT
/LDO_ENA
L_PWR1
L_PWR2
L_PWR3
MASK
/MR
PWR_OFF
PWR_ON
/WAKEUP
32kHz
FUNCTION NAME
ALTERNATE
LIST OF ALTERNATE FUNCTIONS
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
OUTPUT
INPUT /
Alternate Left/Right clock for CODEC ADC digital interface.
When this function is selected, the LRCLK pin supports the
DAC interface only, and GPIO5 provides the ADC digital
interface L/R clock. See Section 12.
Alternate BCLK for CODEC ADC digital interface. When
this function is selected, the BCLK pin supports the DAC
interface only, and GPIO6 or GPIO8 provides the ADC
digital interface BCLK signal. See Section 12.
Logic input to reset the Chip. When this input is asserted,
the chip performs a full reset and re-starts in accordance
with the current config mode settings.
3-/4-wire Control Interface Chip Select pin (CSB). Note that
this function is selected automatically on GPIO7 when 3-/4-
wire mode is selected, ie. regardless of the GP7_FN
control field. See Section 11.
Hardware trigger for flash function on ISINKA or ISINKB.
This function is rising edge triggered. The Current Sink
must be in Flash mode, and with the trigger set to GPIO.
See Section 16.
Logic input to place the chip into hibernate. The behaviour
of some components of the WM8350 in Hibernate mode is
configurable. See Section 14.
This “level triggered” input is deemed to be asserted for as
long as it is logic 1 (or logic 0 if the polarity is inverted).
Logic input to place the chip into hibernate. The behaviour
of some components of the WM8350 in Hibernate mode is
configurable. See Section 14.
When the “edge triggered” input is used, Hibernate is
selected when a rising edge occurs (or a falling edge if the
polarity is inverted). After Hibernate has been selected by
this method, a “StartUp” event (see Section 14.3.1) is
required to exit from Hibernate.
Input to Watchdog function, rising edge triggered. See
Section 23.
Enable signal for LDO1. See Section 14.7.4.
Logic input used to place DC-DC Converters or LDOs into
a Low Power state. See Section 14.
Logic input used to place DC-DC Converters or LDOs into
a Low Power state. See Section 14.
Logic input used to place DC-DC Converters or LDOs into
a Low Power state. See Section 14.
Mask input to AUXADC. This input may be used either to
block all inputs to the AUXADC, or to initiate A-D
Conversions. See Section 19.
Logic input used to drive the /RST pin and the /RST and
/MEMRST (GPIO outputs) low. Note that this input has no
other effect on internal circuits. See Section 14.
Logic input signal causes a controlled shutdown of the
WM8350. See Section 14.
Power on input signal from processor (input switching
threshold 1.0V). See Section 14.
Logic input signal causes wakeup from OFF or
HIBERNATE states. Can be used for accessory detection.
See Section 14.
32kHz clock input to Real Time Clock. See Section 22.
DESCRIPTION
PD, June 2009, Rev 4.1
Production Data
184

Related parts for wm8350