as7c4096a Alliance Memory, Inc, as7c4096a Datasheet - Page 2

no-image

as7c4096a

Manufacturer Part Number
as7c4096a
Description
5.0v 512k ? 8 Cmos Sram
Manufacturer
Alliance Memory, Inc
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
as7c4096a-15JIN
Manufacturer:
ALLIANCE
Quantity:
20 000
Part Number:
as7c4096a-15TC
Manufacturer:
ALLIANCE
Quantity:
6 100
Part Number:
as7c4096a-15TI
Manufacturer:
ALLIANCE
Quantity:
6 250
Part Number:
as7c4096a-20TI
Manufacturer:
ALLANCE
Quantity:
20 000
Part Number:
as7c4096a-25JC
Manufacturer:
ALLIANCE
Quantity:
6 820
Part Number:
as7c4096a-25JI
Manufacturer:
ALLIANCE
Quantity:
5 380
Part Number:
as7c4096a-25TC
Manufacturer:
ALLIANCE
Quantity:
6 250
Functional description
The AS7C4096A is a high-performance CMOS 4,194,304-bit Static Random Access Memory (SRAM) device organized as
524,288 words × 8 bits. It is designed for memory applications where fast data access, low power, and simple interfacing are
desired.
Equal address access and cycle times (t
for high-performance applications. The chip enable input CE permits easy memory expansion with multiple-bank memory
systems.
When CE is high the device enters standby mode. The device is guaranteed not to exceed 55mW power consumption in CMOS
standby mode.
A write cycle is accomplished by asserting write enable (WE) and chip enable (CE). Data on the input pins I/O1–I/O8 is written
on the rising edge of WE (write cycle 1) or CE (write cycle 2). To avoid bus contention, external devices should drive I/O pins
only after outputs have been disabled with output enable (OE) or write enable (WE).
A read cycle is accomplished by asserting output enable (OE) and chip enable (CE), with write enable (WE) high. The chip
drives I/O pins with the data word referenced by the input address. When either chip enable or output enable is inactive, or write
enable is active, output drivers stay in high-impedance mode.
All chip inputs and outputs are TTL-compatible, and operation is from a single 5.0V supply voltage. This device is available as
per industry standard 400-mil 36-pin SOJ and 44-pin TSOP 2 packages.
Absolute maximum ratings
NOTE: Stresses greater than those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only and func-
tional operation of the device at these or any other conditions outside those indicated in the operational sections of this specification is not implied. Exposure to
absolute maximum rating conditions for extended periods may affect reliability.
Truth table
Voltage on V
Voltage on any pin relative to GND
Power dissipation
Storage temperature (plastic)
Temperature with V
DC current into output (low)
2/21/06, v 1.2
CE
H
L
L
L
CC
relative to GND
Parameter
CC
applied
WE
X
H
H
L
AA
, t
RC
Alliance Semiconductor
, t
OE
X
H
X
L
WC
) of 10/12/15/20 ns with output enable access times (t
Symbol
I
T
T
V
V
OUT
P
bias
stg
D
t1
t2
®
High Z
High Z
D
Data
D
Min
–0.5
–0.5
OUT
–65
–55
IN
V
CC
+150
+125
Max
+7.0
Output disable (I
1.0
20
Standby (I
+0.5
Write (I
Read (I
OE
Mode
AS7C4096A
) of 5/6 ns are ideal
SB
CC
CC
P. 2 of 10
, I
)
)
SB1
Unit
mA
°C
°C
W
CC
V
V
)
)

Related parts for as7c4096a