mt8926ap Mitel, mt8926ap Datasheet - Page 10

no-image

mt8926ap

Manufacturer Part Number
mt8926ap
Description
Iso-cmos T1 Performance Monitoring Adjunct Circuit Pmac
Manufacturer
Mitel
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MT8926AP
Manufacturer:
MOT
Quantity:
4 200
MT8926
framing pattern. Refer to Table 18 for the ESF
framing pattern.
Table 7 illustrates which framing bits are included in
the framing error calculations in SF and ESF modes
with the Framing Pattern Selection bit (FSel), CSTi1
channel 11 bit 3, high and low. Bits marked "1" or "0"
are counted, bits marked "X" are excluded.
When an SF signal is being received and FSel is low
the counters are incremented by F
events. FSel must be high for the extended
superframe FPS bits or both SF F
included. It should be noted that the twelfth SF
framing bit (the sixth F
because it can be used as an SF alternate yellow
alarm. The ALRM bit of the Master Status Word 1
(CSTo channel 15 bit 5) will be high if the received
alternate yellow alarm bit is high. The ALRM bit will
always be low if FSel is low.
The FE and SE counters will wrap around to 0000
after reaching a terminal count of 1111. When the FE
4-12
Table 7. Framing Bits which Affect the SE and
Framing Select
7-4
3-0
Bit
Table 8. Framing Error and Severely Errored Framing Event Counters (CSTo Channel 19)
FSel=0
FSel=1
Name
SE
FE
FE Counters
101010 XXXXXX
101010 00111X
SF (F
S
T )
framing bit) is excluded
MT8926 detects two out of six framing bit errors. It will wrap around after reaching
terminal count and can be reset by toggling bit 7 of the PMAC Control Word (Table
14, CSTi1 channel 11) from high to low.
When receiving a SF T1 signal, both F
PMAC Control Word is set high. If this bit is set low, only errors in the F
counted. When both F
an SF superframe) is not examined for errors because it can be used to indicate a
Yellow alarm.
detected.
When receiving a SF T1 signal, both F
PMAC Control Word is set high. If this bit is set low, only errors in the F
counted. When both F
an SF superframe) is not examined for errors because it can be used to indicate a
Yellow alarm.
The counter shall wrap around after reaching terminal count and can be reset by
toggling bit 6 in the PMAC Control Word (Table 14, CSTi1 channel 11) from high to
low.
Severely Errored Framing Event. This four bit counter is incremented when the
Framing Error Count. This four bit counter is incremented when a framing bit error is
SF (F
T
T
and F
S )
framing bit error
ESF (FPS)
S
XXXXXX
001011
bits to be
S
S
and F
and F
s
T
T
counter wraps around the Framing Error Saturation
Indication bit (FSI) will be set, Table 11, and a G2
interrupt will be asserted. The Severely Errored
Framing Event Indication bit (SEI), Table 11, will be
set when the SE counter is incremented. This will
also assert a G2 interrupt. These counters are frozen
when
synchronization (i.e., CSTo Channel 7 bit 2, FECV =
0).
The SE and FE counters, as well as the SEI and FSI
bits are cleared by a high-to-low transition of bit 7,
SE Counter Reset (SER), and bit 6, FE Counter
Reset (FER), of the PMAC Control Word channel 11
CSTi1.
BPV and CRC-6 Error Counters
The MT8926 has two eight bit counters, the Bipolar
Violation Counter (BPV), Table 10, and the CRC-6
Framing Error Counter (CRC), Table 9. The BPV
counter is incremented each time a non-B8ZS
bipolar code violation is received on the T1 interface.
The PMAC performs B8ZS recovery of the receive
data before BPVs are detected. The CRC-6 Framing
Error Counter is incremented when the least
significant bit of the MT8976/77 CRC error counter is
incremented.
The BPV and CRC counters will wrap around to
00000000 after reaching a terminal count of
bit errors are counted, F
bit errors are counted, F
Description
S
S
the
and F
and F
PMAC
T
T
bit errors are counted if bit 3 in the
bit errors are counted if bit 3 in the
or
S
S
bit 6 (in the twelfth frame in
bit 6 (in the twelfth frame in
MT8976/77
T
T
bits will be
bits will be
has
lost

Related parts for mt8926ap