mt8926ap Mitel, mt8926ap Datasheet - Page 2

no-image

mt8926ap

Manufacturer Part Number
mt8926ap
Description
Iso-cmos T1 Performance Monitoring Adjunct Circuit Pmac
Manufacturer
Mitel
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MT8926AP
Manufacturer:
MOT
Quantity:
4 200
MT8926
Pin Description
4-4
Pin #
10
12
11
1
2
3
4
5
6
7
8
9
Name
CSTi0
CSTi1
ECLK
E8Ko
CSTo
E8Ki
RxA
RxB
V
V
F0i
IC
CSTi0
CSTi1
ECLK
CSTo
SS
SS
E8Ko
E8Ki
VSS
VSS
VSS
RxA
RxB
C2i
F0i
IC
28 PIN PLASTIC DIP
System Ground.
Extracted Clock Input. A 1.544 MHz clock derived from the received data. This signal is
used to clock in the data on pins RxA and RxB.
Receive A Input. A unipolar active low signal decoded from the received T1 signal. See
Figure 11 for timing information.
Receive B Input. A unipolar active low signal decoded from the received T1 signal. See
Figure 11 for timing information.
Internal Connection. Must be tied to V
Extracted 8 kHz Input. A low going pulse on this input is used by the PMAC to locate the
framing bit in the received signal. The device uses this information to detect errors in the
received framing bits. Connect to E8Ko of the MT8976/77. See Figure 12 for timing
information.
8 kHz clock output. The 8 kHz signal input at E8Ki is output on this pin when bit 2 (8KEn)
of the PMAC Control Word is set. The output is pulled high when 8KEn is reset. See
Figure 12 for timing information.
System Ground.
Control ST-BUS Output. The data that enters the PMAC on CSTi0 will exit the device on
this pin. Data derived by the PMAC will be inserted into specific channels of this output
stream. See Figures 13 and 14 for timing information and Figure 5 for channel allocation.
Control ST-BUS Input 0. Accepts the serial ST-BUS stream output on CSTo of the
MT8976/77. The data that enters the PMAC on this pin exits the device on CSTo. The
contents of specific CSTi0 channels is replaced by data derived by the PMAC. See Figures
13 and 14 for timing information and Figure 4 for channel allocation.
Control ST-BUS Input 1. Channel 11 of this ST-BUS input stream is used to control
specific features in the device (Table 14). Channel 7 is used for the transmit bit-oriented
message (Table 13), and channel 15 is used to control loopback functions (Table 4). See
Figure 13 for timing information and Figure 3 for channel allocation.
Frame Pulse Input. This input accepts an 8 kHz signal, which is used to delineate the ST-
BUS frame boundary. See Figure 15 for timing information.
See Figure 11 for timing information.
11
10
12
13
14
1
2
3
4
5
6
7
8
9
28
27
26
25
24
23
22
21
20
19
18
17
16
15
VDD
IC
DSTi1
DSTi0
DSTo
IC
VSS
IC
IRQ
1SEC
FDLo
FLDi
RESET
Figure 2 - Pin Connections
VDD
Description
SS
CSTi0
CSTi1
CSTo
E8Ko
E8Ki
VSS
for normal operation.
IC
10
12 13 14 15 16 17 18
28 PIN PLASTIC J-LEAD
11
5
4
6
7
8
9
3 2
1
28
27
19
25
24
23
22
21
20
26
DSTi0
DSTo
IC
VSS
IC
IRQ
1SEC

Related parts for mt8926ap